会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Method and apparatus for asymmetric/symmetric DRAM detection
    • 用于非对称/对称DRAM检测的方法和装置
    • US5802603A
    • 1998-09-01
    • US599056
    • 1996-02-09
    • Kuljit BainsNarendra Khandekar
    • Kuljit BainsNarendra Khandekar
    • G06F12/06G11C29/10G11C29/36G06F12/02
    • G06F12/0684G11C29/10G11C29/36
    • A method and apparatus for detecting DRAM symmetry. A memory address including a row address and a column address bit is forced to a known value regardless of the host bit which would otherwise be mapped thereto. If the forced bit is in the column address it should be a bit which is not used by an asymmetric DRAM of the depth in the system to be tested, but would be used in a symmetric DRAM of the same depth. Conversely, if the forced bit is in the row address the bit should be used in the asymmetric case but not in the symmetric case. It is important that regardless of what bit in the memory address is forced, the forced bit should not be used by both cases at the depth tested. A first and second known value, are written respectively to two memory addresses which differ only in the value which would normally be mapped to this forced bit. The forced bit will cause an overwrite if the DRAM is of the type which uses the forced bit in its addressing. Thus, by reading the potentially overwritten address, symmetry is determined.
    • 一种用于检测DRAM对称性的方法和装置。 包括行地址和列地址位的存储器地址被强制为已知值,而不管否则将映射到其的主机位。 如果强制位在列地址中,那么它应该是一个不被被测系统深度的非对称DRAM使用的位,但是将被用在相同深度的对称DRAM中。 相反,如果强制位在行地址中,那么该位应在非对称情况下使用,但不在对称情况下使用。 重要的是,无论内存地址中的哪一位被强制,强制位不应该在被测深度的情况下使用。 第一和第二已知值被分别写入两个存储器地址,这两个存储器地址仅在通常被映射到该强制位的值上不同。 如果DRAM是在其寻址中使用强制位的类型,则强制位将导致覆盖。 因此,通过读取可能覆盖的地址,确定对称性。
    • 7. 发明授权
    • Method and apparatus for automatically detecting whether a memory unit location is unpopulated or populated with synchronous or asynchronous memory devices
    • 用于自动检测存储器单元位置是未被填充还是用同步或异步存储器件填充的方法和装置
    • US06567904B1
    • 2003-05-20
    • US08581378
    • 1995-12-29
    • Narendra KhandekarAniruddha Kundu
    • Narendra KhandekarAniruddha Kundu
    • G06F1200
    • G11C7/1072G11C7/1021G11C7/1024G11C7/20G11C11/4072G11C2207/2254
    • A memory controller apparatus and method for automatically detecting whether a particular memory unit location is unpopulated or populated with synchronous dynamic random access memories (DRAMs), or asynchronous fast page (FP) DRAMs or extended data out (EDO) DRAMs are disclosed. Logic in the memory controller detects a memory device type by writing a first data item to the memory device using at least a minimum common asynchronous memory write protocol meeting the write timing requirements of all asynchronous memory device types. An attempt is then made to read the first data from the memory device using a first asynchronous memory read protocol. If the first data is read from the memory device, the memory device is identified as being an asynchronous memory. If the first data is not read from the device, the memory control logic writes a second data item to the memory device using a synchronous memory write protocol. An attempt is then made to read the second data from the memory device using a synchronous memory read protocol. If the second data is read, the memory device is identified as being a synchronous memory device. If the second data is not read, the memory unit is unpopulated. For one embodiment, the memory device type of each bank in a memory array is automatically stored in a configuration register such that a computer system is automatically configured to indicate memory device type.
    • 公开了一种用于通过同步动态随机存取存储器(DRAM)或异步快速页(FP)DRAM或扩展数据输出(EDO)DRAM来自动检测特定存储器单元位置是否未填充或填充的存储器控​​制器装置和方法。 存储器控制器中的逻辑通过使用满足所有异步存储器设备类型的写定时要求的至少最小公共异步存储器写协议来将第一数据项写入存储器件来检测存储器件类型。 然后尝试使用第一异步存储器读协议从存储器件读取第一数据。 如果从存储器件读取第一数据,则存储器件被识别为异步存储器。 如果第一数据未从设备读取,则存储器控制逻辑使用同步存储器写协议将第二数据项写入存储器件。 然后尝试使用同步存储器读取协议从存储器件读取第二数据。 如果读取第二数据,则将存储器件识别为同步存储器件。 如果未读取第二数据,则存储器单元未被填充。对于一个实施例,存储器阵列中的每个存储体的存储器件类型被自动存储在配置寄存器中,使得计算机系统被自动配置为指示存储器件类型。
    • 8. 发明授权
    • Arbitration methods to avoid deadlock and livelock when performing transactions across a bridge
    • 仲裁方法,以避免跨越桥梁进行交易时的僵局和活锁
    • US06202112B1
    • 2001-03-13
    • US09205351
    • 1998-12-03
    • Ashish GadagkarZohar BoginNarendra KhandekarDavid D. Lent
    • Ashish GadagkarZohar BoginNarendra KhandekarDavid D. Lent
    • G06F1342
    • G06F13/4036
    • An embodiment of the invention is directed at a bridge having an outbound pipe for buffering transaction information and data being transported from various devices to a bus. The bridge has an arbiter for granting requests associated with these devices to access the outbound pipe for transferring the transaction information and data into the pipe. The bridge generates a reject signal in response to an initial request associated with an initial transaction from a first one of the devices if the outbound pipe is unavailable to accept further transaction information or data. The bridge has response control logic for generating a retry response for the initial transaction in response to the reject signal. The bridge is able to assert a stamp signal in response to the reject signal. The arbiter in response to the stamp being asserted waits, without granting any other lower priority requests to access the outbound pipe, until a subsequent transaction from the first device makes progress.
    • 本发明的一个实施例涉及一种具有用于缓冲交易信息和从各种设备传输到总线的数据的出站管的桥。 桥接器具有用于授予与这些设备相关联的请求的仲裁器以访问出站管道,用于将事务信息和数据传送到管道中。 如果出站管道不可用于接受进一步的交易信息或数据,则桥接器响应于与来自第一设备的初始事务相关联的初始请求生成拒绝信号。 桥接器具有用于响应于拒绝信号而产生用于初始事务的重试响应的响应控制逻辑。 桥接器能够响应于拒绝信号来声明印记信号。 响应于该邮票被断言的仲裁者等待,而不允许任何其他较低优先级的请求访问出站管道,直到来自第一个设备的后续事务进行。