会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 5. 发明授权
    • Offset-free sinc interpolator and related methods
    • 无偏移的sinc内插器及相关方法
    • US08738679B2
    • 2014-05-27
    • US12565596
    • 2009-09-23
    • Rakhel Kumar ParidaAnkur BalAnupam Jain
    • Rakhel Kumar ParidaAnkur BalAnupam Jain
    • G06F17/17H03H17/06
    • H03H17/0664H03H17/0282H03H17/0657H03H17/0671
    • An offset free sinc interpolating filter includes differentiators operating at a first sampling frequency, integrators operating at a second sampling frequency and one or more coefficient multipliers. The coefficient multipliers multiply a received value with a constant coefficient value to generate an output value. The differentiators, integrators and coefficient multipliers can be operatively coupled to each other, either directly or through other components such as adders and delay elements, or by a combination of the two. In operation, an input signal is provided to the sinc interpolating filter at the first sampling frequency. The input signal is processed by the differentiators, integrators and coefficient multipliers to generate an output signal at the second sampling frequency. Once the output signal is generated, the integrators are reset before the next input cycle begins.
    • 无偏移的正弦内插滤波器包括以第一采样频率工作的微分器,以第二采样频率工作的积分器和一个或多个系数乘法器。 系数乘法器将接收到的值与常数系数值相乘以产生输出值。 微分器,积分器和系数乘法器可以直接地或通过其他部件(例如加法器和延迟元件)或两者的组合来可操作地耦合。 在操作中,输入信号以第一采样频率提供给正弦内插滤波器。 输入信号由微分器,积分器和系数乘法器处理,以产生第二采样频率的输出信号。 产生输出信号后,积分器在下一个输入周期开始之前被复位。
    • 6. 发明授权
    • Signal synchronizing systems and methods
    • 信号同步系统和方法
    • US09225321B2
    • 2015-12-29
    • US13172647
    • 2011-06-29
    • Ankur BalAnupam Jain
    • Ankur BalAnupam Jain
    • G06F1/12G06F1/00H03K5/135H04L7/02
    • H03K5/135G06F1/12H04L7/0045H04L7/02
    • Signal synchronizing systems and methods are disclosed. A signal synchronizing system includes a sequential logic circuit to receive an input signal and to generate a plurality of intermediate signals from the input signal based on a clock signal. A logic circuit combines the intermediate signals to generate an output signal. A signal receiver includes a microcontroller and a signal synchronizer coupled to the microcontroller. The signal synchronizer includes a sequential logic circuit to receive an input signal from a transmitter and to generate a plurality of intermediate signals from the received input signal based on a clock signal. A logic circuit combines the intermediate signals to generate an output signal.
    • 公开了信号同步系统和方法。 信号同步系统包括顺序逻辑电路,用于接收输入信号并根据时钟信号从输入信号产生多个中间信号。 逻辑电路组合中间信号以产生输出信号。 信号接收机包括耦合到微控制器的微控制器和信号同步器。 信号同步器包括顺序逻辑电路,用于接收来自发射机的输入信号,并且基于时钟信号从所接收的输入信号产生多个中间信号。 逻辑电路组合中间信号以产生输出信号。
    • 7. 发明授权
    • Filter block for compensating droop in a frequency response of a signal
    • 用于补偿信号频率响应下降的滤波器块
    • US08645445B2
    • 2014-02-04
    • US12614004
    • 2009-11-06
    • Ankur BalAnupam Jain
    • Ankur BalAnupam Jain
    • G06F17/17
    • H03H17/0286H03H17/0671
    • The invention may provide a method and filter block for compensating droop in a frequency response of a signal. The filter block may include a decimator, which decimates a high frequency input signal to a set frequency output signal. The set frequency can be, for example, the Nyquist frequency for the input signal. Further, the filter block may include a droop compensator that compensates the droop in the frequency response of the output signal from the decimator. The droop compensator may be made using recursive filters, as opposed to large tap FIR filters, which may result in less memory consumption and decreased power consumption.
    • 本发明可以提供一种用于在信号的频率响应中补偿下降的方法和滤波器块。 滤波器块可以包括抽取器,其将高频输入信号抽取到设定频率输出信号。 设定频率可以是例如输入信号的奈奎斯特频率。 此外,滤波器块可以包括下降补偿器,其补偿来自抽取器的输出信号的频率响应中的下降。 下降补偿器可以使用递归滤波器制造,而不是大抽头FIR滤波器,这可能导致较少的存储器消耗和降低的功耗。
    • 8. 发明授权
    • Apparatus for signal processing
    • 信号处理装置
    • US09015219B2
    • 2015-04-21
    • US13468924
    • 2012-05-10
    • Ankur BalAnupam JainNeha Bhargava
    • Ankur BalAnupam JainNeha Bhargava
    • G06F17/10H03H17/06
    • H03H17/0664
    • A signal processor includes one or more memory banks, wherein each memory bank stores filter coefficients; and one or more coefficient multiplexer units; each coefficient multiplexer unit being associated with a memory bank, and retrieves a filter coefficient based on a number of received input samples. The processor includes one or more multiply and accumulate (MAC) units, each MAC unit being associated with a coefficient multiplexer unit and determines a product of the retrieved filter coefficient with an input sample; retrieves a previous value stored in an associated register; computes a summation of the previous value and the product; and stores the summation in the associated register. The processor includes an output multiplexer unit to select a register, and to provide a value stored in the register as an output.
    • 信号处理器包括一个或多个存储体,其中每个存储体存储滤波器系数; 和一个或多个系数多路复用器单元; 每个系数多路复用器单元与存储器组相关联,并且基于所接收的输入采样的数量来检索滤波器系数。 处理器包括一个或多个乘法和累积(MAC)单元,每个MAC单元与系数多路复用器单元相关联,并且确定所检索的滤波器系数与输入采样的乘积; 检索存储在相关联寄存器中的先前值; 计算以前的值和乘积的总和; 并将求和存储在相关联的寄存器中。 处理器包括输出多路复用器单元,用于选择寄存器,并将存储在寄存器中的值提供为输出。
    • 9. 发明申请
    • Filter Block for Compensating Droop in a Frequency Response of a Signal
    • 用于补偿信号频率响应中的下降的滤波器块
    • US20100121897A1
    • 2010-05-13
    • US12614004
    • 2009-11-06
    • Ankur BalAnupam Jain
    • Ankur BalAnupam Jain
    • G06F17/17
    • H03H17/0286H03H17/0671
    • The invention may provide a method and filter block for compensating droop in a frequency response of a signal. The filter block may include a decimator, which decimates a high frequency input signal to a set frequency output signal. The set frequency can be, for example, the Nyquist frequency for the input signal. Further, the filter block may include a droop compensator that compensates the droop in the frequency response of the output signal from the decimator. The droop compensator may be made using recursive filters, as opposed to large tap FIR filters, which may result in less memory consumption and decreased power consumption.
    • 本发明可以提供一种用于在信号的频率响应中补偿下降的方法和滤波器块。 滤波器块可以包括抽取器,其将高频输入信号抽取到设定频率输出信号。 设定频率可以是例如输入信号的奈奎斯特频率。 此外,滤波器块可以包括下降补偿器,其补偿来自抽取器的输出信号的频率响应中的下降。 下降补偿器可以使用递归滤波器制造,而不是大抽头FIR滤波器,这可能导致较少的存储器消耗和降低的功耗。