会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Semiconductor processing method of forming an electrically conductive
contact plug
    • 形成导电接触插头的半导体加工方法
    • US5933754A
    • 1999-08-03
    • US874642
    • 1997-06-13
    • Viju K. MathewsNanseng JengPierre C. Fazan
    • Viju K. MathewsNanseng JengPierre C. Fazan
    • H01L21/28H01L21/768H01L23/14H01L23/522H01L21/308
    • H01L21/76843H01L21/76804H01L23/5226H01L2924/0002
    • A semiconductor processing method of forming an electrically conductive contact plug relative to a wafer includes, a) providing a substrate to which electrical connection is to be made; b) depositing a layer of first material atop the substrate to a selected thickness; c) pattern masking the first material layer for formation of a desired contact opening therethrough; d) etching through the first material layer to form a contact opening therethrough for making electrical connection with the substrate, the contact opening having an outermost region; e) after etching to form the contact opening, removing the masking from the first material layer; f) after removing the masking from the first material layer, facet sputter etching into the first material layer relative to the contact opening to provide outwardly angled sidewalls which effectively widen the contact opening outermost region, the outwardly angled sidewalls having an inner base where they join with the original contact opening; g) depositing a layer of conductive material atop the wafer and to within the facet etched contact opening to fill the contact opening; and h) etching the conductive material and first material layer inwardly to at least the angled sidewalls' inner base to define an electrically conductive contact plug which electrically connects with the substrate.
    • 相对于晶片形成导电接触插塞的半导体处理方法包括:a)提供要进行电连接的基板; b)在基板顶部沉积一层第一材料至所选择的厚度; c)图案掩蔽第一材料层以形成所需的接触开口; d)蚀刻通过第一材料层以形成通过其与基板电连接的接触开口,接触开口具有最外区域; e)在蚀刻之后形成接触开口,从第一材料层去除掩模; f)在从第一材料层去除掩模之后,相对于接触开口小面溅射蚀刻到第一材料层中以提供向外成角度的侧壁,这有效地加宽了接触开口最外区域,向外成角度的侧壁具有内部基部, 与原来的接触开口; g)在晶片顶部和面蚀刻的接触开口内沉积导电材料层以填充接触开口; 以及h)将所述导电材料和所述第一材料层向内蚀刻到至少所述成角度的侧壁的内部基底,以限定与所述基底电连接的导电接触插塞。
    • 4. 发明授权
    • Method of forming a field effect transistor
    • 形成场效应晶体管的方法
    • US5940692A
    • 1999-08-17
    • US780235
    • 1997-01-08
    • Nanseng JengViju K. MathewsPierre C. Fazan
    • Nanseng JengViju K. MathewsPierre C. Fazan
    • H01L21/336H01L29/78H01L21/84
    • H01L29/6659H01L29/6656H01L29/7833
    • A method of reducing diffusion of impurity dopants within a semiconductive material beneath a field effect transistor gate in a process of forming a field effect transistor includes, a) providing a bulk monocrystalline silicon substrate; b) providing a gate oxide layer over the silicon substrate; c) providing a patterned gate over the gate oxide layer, the gate having sidewalls; d) providing a pair of diffusion regions within the silicon substrate adjacent the gate sidewalls; and e) subjecting the wafer to an oxidizing atmosphere at a pressure of from about 5 atmospheres to about 30 atmospheres and at a temperature of from about 650.degree. C. to about 750.degree. C. for a period of time from about 5 minutes to about 30 minutes effective, i) to oxidize the gate sidewalls, ii) to oxidize the semiconductive material substrate adjacent the gate sidewalls, and iii) to thicken the gate oxide layer adjacent the gate sidewalls.
    • 在形成场效应晶体管的过程中,减小场效应晶体管栅极下方的半导体材料内的杂质掺杂剂的扩散的方法包括:a)提供大块单晶硅衬底; b)在硅衬底上提供栅氧化层; c)在所述栅极氧化物层上提供图案化栅极,所述栅极具有侧壁; d)在邻近栅极侧壁的硅衬底内提供一对扩散区; 和e)使晶片在约5个大气压至约30个大气压和约650℃至约750℃的温度下经受氧化气氛约5分钟至约5分钟 30分钟有效,i)氧化栅极侧壁,ii)氧化与栅极侧壁相邻的半导体材料基板,以及iii)增加邻近栅极侧壁的栅极氧化物层。
    • 5. 发明授权
    • Locus isolation technique using high pressure oxidation (hipox) and
protective spacers
    • 使用高压氧化(hipox)和保护隔离物的轨迹隔离技术
    • US5891788A
    • 1999-04-06
    • US747797
    • 1996-11-14
    • Pierre C. FazanViju K. MathewsNanseng Jeng
    • Pierre C. FazanViju K. MathewsNanseng Jeng
    • H01L21/762H01L21/76
    • H01L21/76202
    • A technique for producing an isolation structure in a semiconductor substrate wherein lateral encroachment, i.e., bird's beak formation, under a masking stack is limited. The disclosed embodiment comprises growing a layer of pad oxide on a silicon substrate and then depositing a layer of silicon nitride on the layer of pad oxide. The nitride is then patterned and etched to define a masking stack and a region of the substrate wherein the isolation structure is to be formed. The pad oxide is then removed from the region and is also partially removed under the nitride stack, thus forming a cavity. A re-ox oxide layer is then grown over the substrate, followed by the growth of a spacer layer. The spacer layer is comprised of either polysilicon or silicon nitride. Subsequently, the isolation structure is grown using high pressure oxidation techniques, which results in the oxidation structure growing sufficiently fast that the spacer layer in the cavity is not oxidized. Lateral encroachment is thus reduced and punchthrough of the bird's beak region is prevented.
    • 用于在半导体衬底中制造隔离结构的技术,其中在遮蔽叠层下面的侧向侵入,即鸟的喙形成被限制。 所公开的实施例包括在硅衬底上生长衬垫氧化物层,然后在衬垫氧化物层上沉积氮化硅层。 然后对氮化物进行构图和蚀刻以限定掩模叠层和衬底的区域,其中将形成隔离结构。 然后从该区域移除焊盘氧化物,并且在氮化物堆叠下也部分去除焊盘氧化物,从而形成空腔。 然后将氧化物氧化物层生长在衬底上,随后生长间隔层。 间隔层由多晶硅或氮化硅组成。 随后,使用高压氧化技术生长隔离结构,这导致氧化结构生长足够快,使空腔中的间隔层不被氧化。 因此,横向侵占减少,鸟喙区的穿透被阻止。
    • 6. 发明授权
    • Method of reducing stress-induced defects in silicon
    • 降低硅中应力诱发缺陷的方法
    • US5837378A
    • 1998-11-17
    • US527026
    • 1995-09-12
    • Viju K. MathewsNanseng JengPierre C. FazanThomas A. Figura
    • Viju K. MathewsNanseng JengPierre C. FazanThomas A. Figura
    • H01L21/762H01L21/76
    • H01L21/76202
    • A process for reducing stress during processing of semiconductor wafers comprising the steps of depositing a masking stack on a top and a bottom surface of the wafer and then removing at least a portion of the masking stack on the bottom surface prior to forming isolation regions on the top surface of the semiconductor wafer. In one embodiment, silicon nitride is formed on the top and the bottom surface of a silicon wafer. The silicon nitride is then patterned and etched on the top surface of the wafer to expose regions of the underlying silicon for field oxide formation. Prior to the field oxidation formation on the top side of the wafer, the silicon nitride layer on the bottom side of the wafer is removed so that a layer of silicon dioxide is formed on the bottom surface of the wafer during field oxidation formation. The layer of silicon dioxide on the bottom surface of the wafer reduces the stress in the regions of the silicon wafer adjacent the top surface of the wafer and thereby reduces the formation of stress induced defects in this region of the silicon wafer. The layer of silicon dioxide on the bottom surface of the wafer can then be removed.
    • 一种用于在半导体晶片的加工期间减小应力的方法,包括以下步骤:在晶片的顶部和底部表面上沉积掩模叠层,然后在形成隔离区域之前去除底表面上的掩模叠层的至少一部分 半导体晶片的顶表面。 在一个实施例中,在硅晶片的顶表面和底表面上形成氮化硅。 然后将氮化硅图案化并蚀刻在晶片的顶表面上以暴露下面的硅的区域用于场氧化物形成。 在晶片顶部的场氧化形成之前,去除晶片底侧的氮化硅层,使得在场氧化形成期间在晶片的底表面上形成一层二氧化硅。 在晶片的底表面上的二氧化硅层减小了与晶片顶表面相邻的硅晶片的区域中的应力,从而减小了硅晶片的该区域中应力引起的缺陷的形成。 然后可以去除晶片底表面上的二氧化硅层。
    • 7. 发明授权
    • Method of forming a field effect transistor
    • 形成场效应晶体管的方法
    • US5637514A
    • 1997-06-10
    • US544599
    • 1995-10-18
    • Nanseng JengViju K. MathewsPierre C. Fazan
    • Nanseng JengViju K. MathewsPierre C. Fazan
    • H01L21/336H01L29/78H01L21/8232H01L21/84
    • H01L29/6659H01L29/6656H01L29/7833
    • A method of reducing diffusion of impurity dopants within a semiconductive material beneath a field effect transistor gate in a process of forming a field effect transistor includes, a) providing a bulk monocrystalline silicon substrate; b) providing a gate oxide layer over the silicon substrate; c) providing a patterned gate over the gate oxide layer, the gate having sidewalls; d) providing a pair of diffusion regions within the silicon substrate adjacent the gate sidewalls; and e) subjecting the wafer to an oxidizing atmosphere at a pressure of from about 5 atmospheres to about 30 atmospheres and at a temperature of from about 650.degree. C. to about 750.degree. C. for a period of time from about 5 minutes to about 30 minutes effective, i) to oxidize the gate sidewalls, ii) to oxidize the semiconductive material substrate adjacent the gate sidewalls, and iii) to thicken the gate oxide layer adjacent the gate sidewalls.
    • 在形成场效应晶体管的过程中,减小场效应晶体管栅极下方的半导体材料内的杂质掺杂剂的扩散的方法包括:a)提供大块单晶硅衬底; b)在硅衬底上提供栅氧化层; c)在所述栅极氧化物层上提供图案化栅极,所述栅极具有侧壁; d)在邻近栅极侧壁的硅衬底内提供一对扩散区; 和e)使晶片在约5个大气压至约30个大气压和约650℃至约750℃的温度下经受氧化气氛约5分钟至约5分钟 30分钟有效,i)氧化栅极侧壁,ii)氧化与栅极侧壁相邻的半导体材料基板,以及iii)增加邻近栅极侧壁的栅极氧化物层。
    • 9. 发明授权
    • Semiconductor wafer isolation structure formed by field oxidation
    • 半导体晶圆隔离结构通过场氧化形成
    • US06762475B2
    • 2004-07-13
    • US10461814
    • 2003-06-12
    • Viju K. MathewsNanseng JengPierre C. Fazan
    • Viju K. MathewsNanseng JengPierre C. Fazan
    • H01L2176
    • H01L21/76202
    • A method of forming isolation structures in semiconductor substrates comprising exposing a region of the semiconductor simultaneously to a transforming agent and to a viscosity reducing agent so that the transforming agent transforms a portion of the substrate into an isolation structure and the viscosity reducing agent reduces the viscosity of the isolation structure during formation. In one embodiment, a silicon substrate is exposed to oxygen in the presence of fluorine so that a silicon oxide isolation region is formed. The fluorine reduces the viscosity of the silicon oxide isolation region during formation which results in less lateral, bird's beak encroachment under adjacent masking stacks and also results in lower internal stress in the isolation region during formation. The lower internal stress and the lessened lateral encroachment result in thicker and improved isolation regions.
    • 一种在半导体衬底中形成隔离结构的方法,包括将半导体区域同时暴露于转化剂和降粘剂,使得转化剂将基底的一部分转变成隔离结构,并且降粘剂降低粘度 的隔离结构。 在一个实施例中,硅衬底在氟的存在下暴露于氧,从而形成氧化硅隔离区。 氟在形成期间降低了氧化硅隔离区的粘度,这导致在相邻的掩模叠层下较少的横向,鸟的喙侵入,并且还导致在形成过程中隔离区内的较低的内部应力。 较低的内应力和减少的横向侵占导致较厚和改进的隔离区域。
    • 10. 发明授权
    • Process to improve the flow of oxide during field oxidation by fluorine doping
    • 通过氟掺杂改善场氧化期间氧化物流动的方法
    • US06365490B1
    • 2002-04-02
    • US09234329
    • 1999-02-11
    • Viju K. MathewsNanseng JengPierre C. Fazan
    • Viju K. MathewsNanseng JengPierre C. Fazan
    • H01L2176
    • H01L21/76202
    • A method of forming isolation structures in semiconductor substrates comprising exposing a region of the semiconductor simultaneously to a transforming agent and to a viscosity reducing agent so that the transforming agent transforms a portion of the substrate into an isolation structure and the viscosity reducing agent reduces the viscosity of the isolation structure during formation. In one embodiment, a silicon substrate is exposed to oxygen in the presence of fluorine so that a silicon oxide isolation region is formed. The fluorine reduces the viscosity of the silicon oxide isolation region during formation which results in less lateral, bird's beak encroachment under adjacent masking stacks and also results in lower internal stress in the isolation region during formation. The lower internal stress and the lessened lateral encroachment result in thicker and improved isolation regions.
    • 一种在半导体衬底中形成隔离结构的方法,包括将半导体区域同时暴露于转化剂和降粘剂,使得转化剂将基底的一部分转变成隔离结构,并且降粘剂降低粘度 的隔离结构。 在一个实施例中,硅衬底在氟的存在下暴露于氧,从而形成氧化硅隔离区。 氟在形成期间降低了氧化硅隔离区的粘度,这导致在相邻的掩模叠层下较少的横向,鸟的喙侵入,并且还导致在形成过程中隔离区内的较低的内部应力。 较低的内应力和减少的横向侵占导致较厚和改进的隔离区域。