会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明授权
    • Serial data transfer system
    • 串行数据传输系统
    • US4984190A
    • 1991-01-08
    • US569539
    • 1990-08-20
    • Shigetatsu KatoriYukio MaehashiYukari Misawa
    • Shigetatsu KatoriYukio MaehashiYukari Misawa
    • G06F13/28G06F13/42G06F15/17
    • G06F13/423G06F13/28G06F15/17
    • Herein disclosed is a serial data transfer system which has first and second serial data processors connected via a single data line and a single clock line for transferring serial data therebetween. Each of the first and second serial data processors includes: reception confirmation signal output means for outputting a reception confirmation signal to the data line; and reception confirmation signal detection means for detecting the reception confirmation signal on the data line. The confirmation of the data transfer is executed in synchronism with serial clock pulses outputted to the clock line. Alternatively, the first or second serial data processor includes: an output circuit for outputting a reception confirmation signal to the data line; a circuit for generating a first signal indicating the end of reception of the serial data; a circuit for generating a second signal indicating the end of processing of the data received; and a circuit for controlling the output of said reception confirmation signal. When the reception of the serial data on the data line is ended, the output circuit outputs the reception confirmation signal to the data line in synchronism with the first or second signal.
    • 这里公开了一种串行数据传输系统,其具有通过单个数据线连接的第一和第二串行数据处理器以及用于在其间传送串行数据的单个时钟线。 第一和第二串行数据处理器中的每一个包括:接收确认信号输出装置,用于向数据线输出接收确认信号; 以及接收确认​​信号检测装置,用于检测数据线上的接收确认信号。 与输出到时钟线的串行时钟脉冲同步执行数据传送的确认。 或者,第一或第二串行数据处理器包括:输出电路,用于向数据线输出接收确认信号; 用于产生指示串行数据的接收结束的第一信号的电路; 用于产生指示所接收的数据的处理结束的第二信号的电路; 以及用于控制所述接收确认信号的输出的电路。 当数据线上的串行数据的接收结束时,输出电路与第一或第二信号同步地向数据线输出接收确认信号。
    • 6. 发明授权
    • Microprocessor compatible with any software represented by different
types of instruction formats
    • 微处理器与由不同类型的指令格式表示的任何软件兼容
    • US4839797A
    • 1989-06-13
    • US759006
    • 1985-07-25
    • Shigetatsu KatoriYukio Maehashi
    • Shigetatsu KatoriYukio Maehashi
    • G06F9/30G06F9/318G06F9/455
    • G06F9/30174G06F9/30189
    • A microprocessor includes a central processing unit which executes a program according to at least one control signal generated by an instruction decoder. The instruction decoder is designed such that a first type instruction compatible for the central processing unit can be decoded. A second type instruction not compatible for the central processing unit is applied as an address to a conversion memory in which a first type instruction corresponding in function to the second type instruction has been stored. The first type instruction in the conversion memory is then applied to the instruction decoder instead of the second type instruction. Thus, the second type instruction can be executed by the central processing unit which is not otherwise compatible with the second type instruction.
    • 微处理器包括中央处理单元,该中央处理单元根据由指令解码器产生的至少一个控制信号来执行程序。 指令解码器被设计成使得能够解码与中央处理单元兼容的第一类型指令。 将不兼容中央处理单元的第二类型指令作为地址应用于其中已经存储了与第二类型指令功能相对应的第一类型指令的转换存储器。 然后转换存储器中的第一类型指令被施加到指令解码器而不是第二类型指令。 因此,第二类型的指令可以由与第二类型指令不兼容的中央处理单元执行。