会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 6. 发明授权
    • Fixed snoop response time for source-clocked multiprocessor busses
    • 源时钟多处理器总线的固定侦听响应时间
    • US07171445B2
    • 2007-01-30
    • US10042103
    • 2002-01-07
    • James W. AllenMichael John MayfieldAlvan Wing Ng
    • James W. AllenMichael John MayfieldAlvan Wing Ng
    • G06F1/12G06F13/40
    • G06F12/0831
    • An interfacing logic is implemented in one or more processors and a memory controller in a multiprocessor system. The interfacing logic enables all processors to receive snoops and snoop responses substantially at the same time by delaying data transmitted over faster busses before the data is provided to a local logic at a receiving end of the faster busses. The interfacing logic comprises two or more paths of a multiplexer component connected to a storage component. The storage components are connected to another multiplexer component for selecting one of the two or more paths. Preferably, a bus control logic in the receiving end determines how much delay is performed to compensate for delay differences between data busses.
    • 在多处理器系统中的一个或多个处理器和存储器控制器中实现接口逻辑。 接口逻辑使得所有处理器能够在将数据提供给较快总线的接收端的本地逻辑之前通过延迟在更快的总线上传输的数据同时接收窥探和窥探响应。 接口逻辑包括连接到存储组件的多路复用器组件的两个或多个路径。 存储组件连接到另一个多路复用器组件,用于选择两个或更多个路径中的一个。 优选地,接收端中的总线控制逻辑确定执行多少延迟以补偿数据总线之间的延迟差。