会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Memory power manager
    • 内存电源管理器
    • US08812889B2
    • 2014-08-19
    • US12774479
    • 2010-05-05
    • Mark N. FullertonSathish Kumar RadhakrishnanBrent MulhollandRavi S. Setty
    • Mark N. FullertonSathish Kumar RadhakrishnanBrent MulhollandRavi S. Setty
    • G06F1/26G06F1/32G06F13/16
    • G06F13/1668G06F1/3203G06F1/3275Y02D10/13Y02D10/14
    • Controlling access to memory includes receiving a plurality of memory access requests and assigning corresponding time values to each. The assigned time values are adjusted based upon a clock pulse and a priority access list is generated. Factors consider include missed access deadlines, closeness to missing access deadlines, and whether a page is open. The highest ranked client is then passed to a sequencer to allow the requested access. Time values may be assigned and adjusted according to client ID or client type (latency or bandwidth). A plurality of power modes of operation are defined wherein operation in a selected power mode of operation is based at least in part on the assigned or adjusted time values. The processing is performed in hardware in parallel (at the same time) by associated logic circuits.
    • 控制对存储器的访问包括接收多个存储器访问请求并将相应的时间值分配给每个。 基于时钟脉冲调整分配的时间值,并且生成优先权访问列表。 考虑的因素包括错过访问期限,接近缺少访问截止日期以及页面是否打开。 然后将最高排名的客户端传递给定序器以允许请求的访问。 时间值可以根据客户端ID或客户端类型(延迟或带宽)进行分配和调整。 定义了多个功率工作模式,其中所选择的功率操作模式中的操作至少部分地基于分配或调整的时间值。 处理通过相关的逻辑电路并行(同时)在硬件中执行。
    • 4. 发明授权
    • Maximum bandwidth/minimum latency SDRAM interface
    • 最大带宽/最小延迟SDRAM接口
    • US06392935B1
    • 2002-05-21
    • US09825201
    • 2001-04-03
    • Brent Mulholland
    • Brent Mulholland
    • G11C700
    • G11C7/1072
    • A multi-bank dynamic random access memory (DRAM) device is configured such that the bandwidth for performing data transfers is increased and the latency when performing the operations is decreased. The memory device when incorporated in a computer system may be configured such that data requests are received from one or more other devices in the system for data transfer functions. Further, through the interleaving of access to the multiple banks within the memory array, various set-up functions are performed on one bank while data transfer functions are performed on another bank, thus effectively hiding such functions.
    • 多库动态随机存取存储器(DRAM)设备被配置为使得用于执行数据传输的带宽增加,并且执行操作时的等待时间减少。 当存储器装置结合在计算机系统中时,可以被配置为使得数据请求从系统中的一个或多个其他装置接收以用于数据传送功能。 此外,通过对存储器阵列内的多个存储体的访问的交织,在一个存储体上执行各种设置功能,同时在另一个存储体上执行数据传送功能,从而有效地隐藏这些功能。