会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Computer processor system for executing RXE format floating point
instructions
    • 用于执行RXE格式浮点指令的计算机处理器系统
    • US6085313A
    • 2000-07-04
    • US070198
    • 1998-04-30
    • Mark Anthony CheckRonald M. Smith, Sr.John Stephen LiptayEric Mark SchwarzTimothy John SlegelCharles Franklin Webb
    • Mark Anthony CheckRonald M. Smith, Sr.John Stephen LiptayEric Mark SchwarzTimothy John SlegelCharles Franklin Webb
    • G06F9/355G06F9/30G06F9/38
    • G06F9/30145
    • A computer processor system having a floating point processor for instructions which are processed in a six cycle pipeline, in which prior to the first cycle of the pipeline an instruction text is fetched, and during the first cycle for the fetched particular instruction it is decoded and the base (B) and index (X) register values are read for use in address generation. Instructions of the RX-type are extended by placing the extension of the operation code beyond the first four bytes of the instruction format and to assign the operation codes in such a way that the machine may determine from the first 8 bits of the operation code alone, the exact format of the instruction. Instructions formats include the ESA/390 instructions SS, RR; RX; S; RRE; RI: and the new RXE instructions. where instructions of the RXE format have their R.sub.1, X.sub.2, B.sub.2, and D.sub.2 fields in the identical positions in said instruction register as in the RX format to enable the processor to determine from the first 8 bits of the operation code alone that an instruction being decoded is an RXE format instruction and the register indexed extensions of the RXE format instruction, after which it gates the correct information to said X-B-D adder. During the second cycle the address add of B+X+Displacement is performed and sent to the cache processor's, and during the third and fourth cycles the cache is respectively accessed and data is returned, and during a fifth cycle execution of the fetched instruction occurs with the result putaway in a sixth cycle.RXE instructions can be used for floating point processing and fixed point processing.
    • 一种计算机处理器系统,具有用于指令的浮点处理器,其在六个周期流水线中被处理,其中在流水线的第一周期之前取出指令文本,并且在所读取的特定指令的第一周期期间对其进行解码, 读取基地址(B)和索引(X)寄存器值以用于地址生成。 通过将操作代码的扩展置于指令格式的前四个字节之外来扩展RX类型的指令,并且以这样的方式分配操作代码,使得机器可以仅从操作代码的前8位确定 ,指令的确切格式。 指令格式包括ESA / 390指令SS,RR; RX; S; RRE; RI:和新的RXE指令。 其中RXE格式的指令在RX格式中在所述指令寄存器中的相同位置具有它们的R1,X2,B2和D2字段,以使处理器仅从操作代码的前8位确定指令为 解码的是RXE格式指令和RXE格式指令的寄存器索引扩展,然后将正确的信息写入所述XBD加法器。 在第二周期期间,执行B + X +位移的地址添加并发送到高速缓存处理器,并且在第三和第四周期期间,分别访问高速缓存并返回数据,并且在第五周期期间执行所提取的指令 结果放在第六个循环中.RXE指令可用于浮点处理和定点处理。
    • 4. 发明授权
    • Address bit decoding for same adder circuitry for RXE instruction format
with same XBD location as RX format and dis-jointed extended operation
code
    • 地址比特解码用于RXE指令格式的相同加法器电路,具有与RX格式相同的XBD位置和解码的扩展操作码
    • US6105126A
    • 2000-08-15
    • US70359
    • 1998-04-30
    • Mark Anthony CheckRonald M. Smith, Sr.John Stephen LiptayEric Mark SchwarzTimothy John SlegelCharles Franklin Webb
    • Mark Anthony CheckRonald M. Smith, Sr.John Stephen LiptayEric Mark SchwarzTimothy John SlegelCharles Franklin Webb
    • G06F9/355G06F9/30G06F9/318G06F9/38G06F9/34
    • G06F9/355G06F9/30185
    • A computer processor floating point processor six cycle pipeline system where instruction text is fetched prior to the first cycle and decoded during the first cycle for the fetched particular instruction and the base (B) and index (X) register values are read for use in address generation. RXE Instructions are of the RX-type but extended by placing the extension of the operation code beyond the first four bytes of the instruction format and to assign the operation codes in such a way that the machine may determine the exact format from the first 8 bits of the operation code alone. ESA/390 instructions SS, RR; RX; S; RRE; RI; and the new RXE instructions have a format which can be used for fixed point processing as well as floating point processing where instructions of the RXE format have their R1, X2, B2, and D2 fields in the identical positions in said instruction register as in the RX format to enable the processor to determine from the first 8 bits of the operation code alone that an instruction being decoded is an RXE format instruction and the register indexed extensions of the RXE format instruction, after which it gates the correct information to said X-B-D adder. During the second cycle the address add of B+X+Displacement is performed and sent to the cache processor's, and during the third and fourth cycles the cache is respectively accessed and data is returned, and during a fifth cycle execution of the fetched instruction occurs with the result putaway in a sixth cycle.
    • 计算机处理器浮点处理器六循环流水线系统,其中指令文本在第一周期之前获取并且在第一周期期间被解码用于所提取的特定指令,并且基准(B)和索引(X)寄存器值被读取用于地址 代。 RXE指令是RX型,但通过将操作码的扩展置于指令格式的前四个字节之外进行扩展,并以这样的方式分配操作码,使得机器可以从前8位确定确切的格式 的操作代码。 ESA / 390指令SS,RR; RX; S; RRE; RI; 并且新的RXE指令具有可用于固定点处理以及浮点处理的格式,其中RXE格式的指令在所述指令寄存器中的相同位置具有其R1,X2,B2和D2字段,如 RX格式,使处理器能够从操作代码的前8位确定正在解码的指令是RXE格式指令和RXE格式指令的寄存器索引扩展,之后它将正确信息锁定到所述XBD加法器 。 在第二周期期间,执行B + X +位移的地址添加并发送到高速缓存处理器,并且在第三和第四周期期间,分别访问高速缓存并返回数据,并且在第五周期期间执行所取出的指令 结果放在第六个周期。
    • 7. 发明授权
    • Specialized millicode instructions which reduce cycle time and number of
instructions necessary to perform complex operations
    • 专用的millicode指令可减少执行复杂操作所需的循环时间和指令数量
    • US5748951A
    • 1998-05-05
    • US829267
    • 1997-03-31
    • Charles Franklin WebbMark Steven FarrellMark Anthony CheckJohn Stephen Liptay
    • Charles Franklin WebbMark Steven FarrellMark Anthony CheckJohn Stephen Liptay
    • G06F9/30G06F9/305G06F9/318G06F9/38G06F11/07G06F9/22
    • G06F9/3865G06F11/0721G06F11/0751G06F9/30029G06F9/30087G06F9/30145G06F9/3017G06F9/30189
    • A special Program Status Word (PSW) millicode routine, tests the validity of the PSW with three simple millicode instructions. Testing for access exceptions is executed by a special millicode instruction "Load With Access Test", which explicitly detects access exceptions for storage operands while retaining control in the current millicode routine. A Translate and Test (TRT) routine uses a table of 256 bytes to translate a string of bytes. Each string is used as an index into the table, and the selected table byte is fetched. For Translate and Test, the selected bytes are tested, and the first non-zero table byte selected is returned to the program in a general register along with the address of the string byte which selected it; translate and test also sets the condition code, and does not update storage. To provide reasonable performance on Translate and Translate and Test, while maintaining flexibility and simplicity of a millicoded design, a millicode instruction Translate Fetch (TRFET) is provided specifically for use in execution of the Translate and Translate and Test instructions. This Translate Fetch millicode instruction uses an RX format, but modifies the interpretation of the certain fields.
    • 一个特殊的程序状态字(PSW)millicode程序,用三个简单的millicode指令来测试PSW的有效性。 访问异常的测试由特殊的millicode指令“加载访问测试”执行,该指令显式检测存储操作数的访问异常,同时保留当前的millicode例程中的控制。 翻译和测试(TRT)例程使用256字节的表来转换字符串。 每个字符串用作表中的索引,并且所选表字节被取出。 对于翻译和测试,所选择的字节被测试,并且所选择的第一个非零表字节与选择它的字符串字节的地址一起返回到通用寄存器中的程序; 翻译和测试也会设置条件代码,并且不更新存储。 为了在翻译和翻译和测试中提供合理的性能,同时保持毫米编码设计的灵活性和简单性,提供了一个millicode指令Translate Fetch(TRFET),专门用于执行翻译和翻译和测试指令。 这个Translate Fetch millicode指令使用RX格式,但修改了某些字段的解释。
    • 8. 发明授权
    • Computer with optimizing hardware for conditional hedge fetching into
cache storage
    • 具有优化硬件的计算机,用于将条件对冲提取到高速缓存存储中
    • US6035392A
    • 2000-03-07
    • US26923
    • 1998-02-20
    • John Stephen LiptayMark Anthony CheckBarry Watson KrummJennifer Almoradie NavarroCharles Franklin Webb
    • John Stephen LiptayMark Anthony CheckBarry Watson KrummJennifer Almoradie NavarroCharles Franklin Webb
    • G06F9/38G06F9/00
    • G06F9/3804
    • A computer for executing programs and having a structure for fetching instructions and/or operands along a path which may not be taken by a process being executed by a computer processor having a hierarchical memory structure with data being loaded into cache lines of a cache in the structure, and having block line fetch signal selection logic and computational logic with hedge selection logic for generating line fetch block signals for control of hedging by fetching instructions and/or operands along a path which may not be taken by a process being executed and making selected hedge fetches sensitive to whether the data is in the cache so as to gain the best performance advantage with a selected hedge fetch signal which accompanies each fetch request to the cache to identify whether a line should be loaded if it misses the cache to indicate a selected hedge fetch when this signal is ON, and rejecting a fetch request in the event the selected hedge fetch signal is turned ON if the data is not in the cache, the cache will reject the fetch, and thereafter repeating the fetch request after a fetch request has been rejected when the selected hedge fetch signal was turned ON the data was not in the cache to repeat the fetch request at a later time when it is more certain that the process being executed wants the data, or never repeating the request upon determination that the process being executed does not need the data to he fetched.
    • 一种用于执行程序并具有用于沿着路径获取指令和/或操作数的结构的计算机,该路径可能不被由具有分层存储器结构的计算机处理器执行的进程执行,其中数据被加载到高速缓存的高速缓存行中 结构,并且具有块线取指信号选择逻辑和具有对冲选择逻辑的计算逻辑,用于产生线取指块信号,用于通过沿着路径获取指令和/或操作数来控制对冲,所述路径可能不被被执行的进程采取并且被选择 对冲提取对数据是否在高速缓存中敏感,以便通过选择的对冲提取信号获得最佳的性能优势,该信号伴随着每个提取请求到高速缓存,以识别是否应该加载行,如果它错过高速缓存以指示所选择的 当该信号为ON时,进行套期提取,并且如果所选择的对冲获取信号为ON,则拒绝提取请求 高速缓存不在缓存中,则缓存将拒绝该提取,并且此后在所选择的对冲提取信号被接通时,在拒绝提取请求之后重复该提取请求,该数据不在高速缓存中以在稍后重复该提取请求 更确定正在执行的进程想要数据的时间,或者在确定正在执行的进程不需要他获取的数据的情况下,永远不会重复该请求。
    • 9. 发明授权
    • Method for conditional hedge fetching into cache storage
    • 用于条件对冲取入缓存存储的方法
    • US6026488A
    • 2000-02-15
    • US27153
    • 1998-02-20
    • John Stephen LiptayMark Anthony CheckBarry Watson KrummJennifer Almoradie NavarroCharles Franklin Webb
    • John Stephen LiptayMark Anthony CheckBarry Watson KrummJennifer Almoradie NavarroCharles Franklin Webb
    • G06F9/38
    • G06F9/3804
    • A computer for executing programs and having a structure for fetching instructions and/or operands along a path which may not be taken by a process being executed by a computer processor having a hierarchical memory structure with data being loaded into cache lines of a cache in the structure, and having block line fetch signal selection logic and computational logic with hedge selection logic for generating line fetch block signals for control of hedging by fetching instructions and/or operands along a path which may not be taken by a process being executed and making selected hedge fetches sensitive to whether the data is in the cache so as to gain the best performance advantage with a selected hedge fetch signal which accompanies each fetch request to the cache to identify whether a line should be loaded if it misses the cache to indicate a selected hedge fetch when this signal is ON, and rejecting a fetch request in the event the selected hedge fetch signal is turned ON if the data is not in the cache, the cache will reject the fetch, and thereafter repeating the fetch request after a fetch request has been rejected when the the selected hedge fetch signal was turned ON the data was not in the cache to repeat the fetch request at a later time when it is more certain that the process being executed wants the data, or never repeating the request upon determination that the process being executed does not need the data to be fetched.
    • 一种用于执行程序并具有用于沿着路径获取指令和/或操作数的结构的计算机,该路径可能不被由具有分层存储器结构的计算机处理器执行的进程执行,其中数据被加载到高速缓存的高速缓存行中 结构,并且具有块线取指信号选择逻辑和具有对冲选择逻辑的计算逻辑,用于产生线取指块信号,用于通过沿着路径获取指令和/或操作数来控制对冲,所述路径可能不被被执行的进程采取并且被选择 对冲提取对数据是否在高速缓存中敏感,以便通过选择的对冲提取信号获得最佳的性能优势,该信号伴随着每个提取请求到高速缓存,以识别是否应该加载行,如果它错过高速缓存以指示所选择的 当该信号为ON时,进行套期提取,并且如果所选择的对冲获取信号为ON,则拒绝提取请求 高速缓存不在缓存中,则缓存将拒绝该提取,并且此后在所选择的对冲提取信号被接通时,在拒绝提取请求之后重复获取请求,否则数据不在高速缓存中,以在一个 稍后时间,当确定正在执行的进程想要数据时,或者在确定正在执行的进程不需要要获取的数据的情况下从不重复该请求。
    • 10. 发明授权
    • Absolute address history table index generation for predicting
instruction and operand cache accesses
    • 用于预测指令和操作数缓存访问的绝对地址历史表索引生成
    • US06138223A
    • 2000-10-24
    • US70361
    • 1998-04-30
    • Mark Anthony CheckJohn Stephen Liptay
    • Mark Anthony CheckJohn Stephen Liptay
    • G06F9/32G06F9/38G06F12/10
    • G06F9/3806G06F12/0888G06F12/1054G06F9/322G06F9/3826G06F9/3832
    • A computer processor that uses an AAHT to provide a guess at the real (absolute) address bits used to access the cache and directories that is more accurate in a high-frequency design which prevents any sort of full or large partial adds of ranges of base, index, or displacement has two index values generated and two AAHT arrays, one each for instruction and operand logical requests. It handles cases in which the data is not directly from the GPR array. For designs that aim at improving performance data for some operations that update GPR's may be used for address generation prior to the execution and write to the GPR array, these include data bypass for Load Address (LA) and Load (L). The system handles instruction fetches, relative branches, other special instruction address instruction fetch requests, and those started as a result of a branch history table (BHT) predicted instruction fetch. A method for AAHT synonym resolution improves the accuracy of the index value for an Absolute Address History Table buffer.
    • 使用AAHT的计算机处理器提供用于访问高速缓存的实际(绝对)地址位和在高频设计中更精确的目录的猜测,其防止基本范围的任何类型的全部或大部分添加 ,索引或位移具有两个生成的索引值和两个AAHT数组,一个用于指令和操作数逻辑请求。 它处理数据不直接来自GPR数组的情况。 对于旨在改进性能数据的设计,更新GPR可能会在执行和写入GPR阵列之前产生地址,这些操作包括负载地址(LA)和负载(L)的数据旁路。 系统处理指令提取,相对分支,其他特殊指令地址指令取出请求以及作为分支历史表(BHT)预测指令获取结果启动的指令。 AAHT同义词分辨率的方法提高了绝对地址历史记录表缓冲区的索引值的准确性。