会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Error detector, semiconductor device, and error detection method
    • 误差检测器,半导体器件和误差检测方法
    • US06493844B1
    • 2002-12-10
    • US09311722
    • 1999-05-14
    • Masami KanasugiShoji TaniguchiKoichi KuroiwaMahiro Hikita
    • Masami KanasugiShoji TaniguchiKoichi KuroiwaMahiro Hikita
    • H03M1300
    • H03M13/091H03M13/09H03M13/23H03M13/39H03M13/41
    • An error detector at a receiver comprises a feedback shift register. A shift direction in the feedback shift register is opposite to a shift direction at a transmitter in generating a transmission bit string by using a specified generator polynomial. A reception bit string is inputted to the feedback shift register in reverse order to the transmission bit string generated at the transmitter so that errors in the reception bit string are detected by obtaining the remainder. Another error detector at a receiver comprises first and second feedback shift registers. Respective shift directions in the first and second feedback shift registers are the same as and opposite to a shift direction at a transmitter in generating a transmission bit string. The reception bit string is inputted to the first feedback shift register in the same order in which the transmission bit string was generated, while the reception bit string is inputted to the second feedback shift register in reverse order to one which the transmission bit string was generated. Errors in the reception bit string are detected by comparing respective remainders obtained by the first and second feedback shift registers. This reduces the processing time required for the error detection and increases efficiency in detecting errors in transmitted data.
    • 接收机的误差检测器包括反馈移位寄存器。 反馈移位寄存器中的移位方向与通过使用指定的生成多项式生成传输位串时的发送器处的移位方向相反。 接收比特串以相反的顺序被输入到反馈移位寄存器,以便在发送器处产生的发送比特串,从而通过获得余数来检测接收比特串中的错误。 接收机处的另一个误差检测器包括第一和第二反馈移位寄存器。 第一和第二反馈移位寄存器中的相应移位方向与发送器在生成传输位串时的移位方向相同且相反。 接收比特串以与生成发送比特串相同的顺序输入到第一反馈移位寄存器,而接收比特串以相反的顺序被输入到第二反馈移位寄存器,以产生发送比特串 。 通过比较由第一和第二反馈移位寄存器获得的各个余数来检测接收位串中的错误。 这减少了错误检测所需的处理时间,并提高了检测传输数据中错误的效率。
    • 5. 发明授权
    • Adder circuit, integrating circuit which uses the adder circuit, and synchronism detection circuit which uses the integrating circuit
    • 加法器电路,使用加法器电路的积分电路和使用积分电路的同步检测电路
    • US06647405B1
    • 2003-11-11
    • US09522404
    • 2000-03-09
    • Koichi KuroiwaShoji TaniguchiMasami KanasugiMahiro Hikita
    • Koichi KuroiwaShoji TaniguchiMasami KanasugiMahiro Hikita
    • G06F750
    • G06F7/5052
    • An adding circuit which receives addend data and augend data, each of which consists of a plurality of bits, and sums the addend and augend data, comprises: a plurality of addition blocks, each of which is used to add a predetermined number of bits of the addend data to a like number of bits of the augend data, and for outputting both the result obtained by adding the predetermined number of bits and a carry-out signal, wherein, when a carry-out occurs for one of the addition blocks, in accordance with a carry-out signal from a lower rank and a set comprising the addend data and the augend data, the pertinent addition block responds to the pertinent carry-out, and wherein, when a carry-out does not occur for the addition block in accordance with the set comprising the addend data and the augend data, the pertinent addition block responds to the carry-out and generates a block addition end signal which indicates that the addition performed by the addition block has been completed.
    • 一种附加电路,其接收加数据和加数数据,每个数据包括多个比特,并且加法和加数数据相加,包括:多个加法块,每个加法块用于将预定数量的比特 将加数数据加到类似数量的加法数据位,并输出通过相加预定位数和执行输出信号而获得的结果,其中当对于一个加法块发生进位输出时, 根据来自下级的进位信号和包括加法数据和加数数据的集合,相关的加法块响应相关的进位输出,并且其中当不进行加法运算时 根据包括加数数据和加数数据的集合,相关附加块响应进位输出,并产生指示由加法块执行的相加已经完成的块加法结束信号。