会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • Systems and Methods for Logging Correctable Memory Errors
    • 记录可纠正内存错误的系统和方法
    • US20100192029A1
    • 2010-07-29
    • US12361814
    • 2009-01-29
    • Bi-Chong WangVijay NijhawanMadhusudhan Rangarajan
    • Bi-Chong WangVijay NijhawanMadhusudhan Rangarajan
    • G06F11/22
    • G06F11/2284
    • In accordance with certain embodiments of the present disclosure, an information handling system is provided. The information handling system may include a plurality of processors, each processor comprising multiple cores, a memory system coupled to the plurality of processors, and a controller coupled to the plurality of processors. The controller may be configured to: receive a local system management interrupt (SMI) signal regarding an error associated with at least one of the multiple cores, determine that the received local SMI signal triggers a global SMI based on a global SMI trigger rule, cause the plurality of processors to enter a global system management mode (SMM), and log the error in a shared resource shared by the plurality of processors during the global SMM.
    • 根据本公开的某些实施例,提供了一种信息处理系统。 信息处理系统可以包括多个处理器,每个处理器包括多个核心,耦合到多个处理器的存储器系统以及耦合到多个处理器的控制器。 控制器可以被配置为:接收关于与多个核心中的至少一个相关联的错误的本地系统管理中断(SMI)信号,确定接收到的本地SMI信号基于全局SMI触发规则触发全局SMI,导致 所述多个处理器进入全局系统管理模式(SMM),并且在所述全局SMM期间将所述错误记录在由所述多个处理器共享的共享资源中。
    • 4. 发明授权
    • System and method of accessing memory within an information handling system
    • 在信息处理系统中访问存储器的系统和方法
    • US07921266B2
    • 2011-04-05
    • US12021755
    • 2008-01-29
    • Madhusudhan RangarajanBi-Chong Wang
    • Madhusudhan RangarajanBi-Chong Wang
    • G06F12/00
    • G06F13/4243
    • A system and method of accessing memory within an information handling system are disclosed. In one form, a method of accessing memory can include detecting a first operating value of a first memory access node accessible to a first processor, and initiating operation of the first memory access node to a first data rate value. The method can also include initiating operation of a second memory access node to a second data rate value. In one form, the second data rate value can be different from the first data rate value. The method can also include enabling a first application access to either the first memory access node or the second memory access node via an operating system enabled by the processor.
    • 公开了一种在信息处理系统内访问存储器的系统和方法。 在一种形式中,访问存储器的方法可以包括检测第一处理器可访问的第一存储器访问节点的第一操作值,以及启动第一存储器访问节点的操作为第一数据速率值。 该方法还可以包括启动第二存储器访问节点到第二数据速率值的操作。 在一种形式中,第二数据速率值可以不同于第一数据速率值。 该方法还可以包括通过由处理器启用的操作系统来启用第一应用程序访问第一存储器访问节点或第二存储器访问节点。
    • 5. 发明申请
    • System and method for managing system management interrupts in a multiprocessor computer system
    • 用于管理多处理器计算机系统中的系统管理中断的系统和方法
    • US20080082711A1
    • 2008-04-03
    • US11540805
    • 2006-09-29
    • Bi-Chong WangVijay NijhawanMadhusudhan RangarajanWuxian Wu
    • Bi-Chong WangVijay NijhawanMadhusudhan RangarajanWuxian Wu
    • G06F13/24
    • G06F9/4812G06F11/0724G06F11/0757G06F2209/481
    • A system and method is disclosed for managing system management interrupts in a multiprocessor system. The system described herein includes multiple processors, each of which may be directly coupled to memory. A primary processor will recognize the initiation of a system management interrupt. The primary processor will write a reason code to a storage location and set a watchdog timer, the expiration of which causes all of the processors of the system to enter a system management mode. After all of the processors have entered system management mode, it is determined if the reason code of the storage location corresponds to certain software-based system management interrupts. If so, the system management interrupt is handled by the local processors. Following the handling of the system management interrupt by the local processor, a signal is sent to each of the other processors to cause the processors to exit system management mode.
    • 公开了一种用于管理多处理器系统中的系统管理中断的系统和方法。 本文描述的系统包括多个处理器,每个处理器可以直接耦合到存储器。 主处理器将识别系统管理中断的启动。 主处理器将将原因码写入存储位置并设置看门狗定时器,其到期将使系统的所有处理器进入系统管理模式。 在所有处理器进入系统管理模式之后,确定存储位置的原因代码是否与某些基于软件的系统管理中断相对应。 如果是这样,系统管理中断由本地处理器处理。 在本地处理器处理系统管理中断之后,向每个其他处理器发送一个信号,使处理器退出系统管理模式。
    • 8. 发明授权
    • System and method for logging system management interrupts
    • 用于记录系统管理中断的系统和方法
    • US08122176B2
    • 2012-02-21
    • US12361814
    • 2009-01-29
    • Bi-Chong WangVijay NijhawanMadhusudhan Rangarajan
    • Bi-Chong WangVijay NijhawanMadhusudhan Rangarajan
    • G06F13/24
    • G06F11/2284
    • In accordance with certain embodiments of the present disclosure, an information handling system is provided. The information handling system may include a plurality of processors, each processor comprising multiple cores, a memory system coupled to the plurality of processors, and a controller coupled to the plurality of processors. The controller may be configured to: receive a local system management interrupt (SMI) signal regarding an error associated with at least one of the multiple cores, determine that the received local SMI signal triggers a global SMI based on a global SMI trigger rule, cause the plurality of processors to enter a global system management mode (SMM), and log the error in a shared resource shared by the plurality of processors during the global SMM.
    • 根据本公开的某些实施例,提供了一种信息处理系统。 信息处理系统可以包括多个处理器,每个处理器包括多个核心,耦合到多个处理器的存储器系统以及耦合到多个处理器的控制器。 控制器可以被配置为:接收关于与多个核心中的至少一个相关联的错误的本地系统管理中断(SMI)信号,确定接收的本地SMI信号基于全局SMI触发规则触发全局SMI,导致 所述多个处理器进入全局系统管理模式(SMM),并且在所述全局SMM期间将所述错误记录在由所述多个处理器共享的共享资源中。
    • 10. 发明授权
    • System and method for managing system management interrupts in a multiprocessor computer system
    • 用于管理多处理器计算机系统中的系统管理中断的系统和方法
    • US07721034B2
    • 2010-05-18
    • US11540805
    • 2006-09-29
    • Bi-Chong WangVijay NijhawanMadhusudhan RangarajanWuxian Wu
    • Bi-Chong WangVijay NijhawanMadhusudhan RangarajanWuxian Wu
    • G06F13/24
    • G06F9/4812G06F11/0724G06F11/0757G06F2209/481
    • A system and method is disclosed for managing system management interrupts in a multiprocessor system. The system described herein includes multiple processors, each of which may be directly coupled to memory. A primary processor will recognize the initiation of a system management interrupt. The primary processor will write a reason code to a storage location and set a watchdog timer, the expiration of which causes all of the processors of the system to enter a system management mode. After all of the processors have entered system management mode, it is determined if the reason code of the storage location corresponds to certain software-based system management interrupts. If so, the system management interrupt is handled by the local processors. Following the handling of the system management interrupt by the local processor, a signal is sent to each of the other processors to cause the processors to exit system management mode.
    • 公开了一种用于管理多处理器系统中的系统管理中断的系统和方法。 本文描述的系统包括多个处理器,每个处理器可以直接耦合到存储器。 主处理器将识别系统管理中断的启动。 主处理器将将原因码写入存储位置并设置看门狗定时器,其到期将使系统的所有处理器进入系统管理模式。 在所有处理器进入系统管理模式之后,确定存储位置的原因代码是否与某些基于软件的系统管理中断相对应。 如果是这样,系统管理中断由本地处理器处理。 在本地处理器处理系统管理中断之后,向每个其他处理器发送一个信号,使处理器退出系统管理模式。