会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Semiconductor device having a multilayer interconnection structure
    • 具有多层互连结构的半导体器件
    • US08299619B2
    • 2012-10-30
    • US13015594
    • 2011-01-28
    • Kenichi WatanabeTomoji NakamuraSatoshi Otsuka
    • Kenichi WatanabeTomoji NakamuraSatoshi Otsuka
    • H01L29/40
    • H01L23/481H01L23/522H01L23/5226H01L23/528H01L23/53238H01L23/5329H01L23/53295H01L2924/0002H01L2924/00
    • A semiconductor device has a multilayer interconnection structure, wherein the multilayer interconnection structure comprises at least a first interconnection layer and a second interconnection layer formed over the first interconnection layer, the first interconnection layer comprises a first conductor pattern embedded in a first interlayer insulation film and constituting a part of an interconnection pattern and a second, another interconnection pattern embedded in the first interlayer insulation film, the second interconnection layer comprises a third conductor pattern embedded in a second interlayer insulation film and constituting a part of said interconnection pattern, the third conductor pattern has an extension part in a part thereof so as to extend in a layer identical to the third conductor pattern, the third conductor pattern being electrically connected to the first conductor pattern at a first region of the extension part via a first via plug, the extension part making a contact with the second conductor pattern at a second region further away from, or closer to the third conductor pattern with regard to the first region via a second via-plug of a diameter smaller than the first via-plug, the extension part of the third conductor pattern, the first via-plug and the second via-plug form, together with the second interlayer insulation film, a dual damascene structure.
    • 半导体器件具有多层互连结构,其中所述多层互连结构至少包括形成在所述第一互连层上的第一互连层和第二互连层,所述第一互连层包括嵌入在第一层间绝缘膜中的第一导体图案, 构成互连图案的一部分和嵌入第一层间绝缘膜中的第二另一互连图案,第二互连层包括嵌入第二层间绝缘膜中并构成所述互连图案的一部分的第三导体图案,第三导体 图案的一部分具有延伸部分,以在与第三导体图案相同的层中延伸,第三导体图案经由第一通孔插头在延伸部分的第一区域处电连接到第一导体图案, 扩展部分制作ac 通过直径小于第一通孔插头的第二通孔插头,在相对于第一区域进一步远离或接近第三导体图案的第二区域处与第二导体图案接合,第三导体图案的延伸部分 导体图案,第一通孔塞和第二通孔塞形式与第二层间绝缘膜一起是双镶嵌结构。
    • 7. 发明授权
    • Semiconductor device
    • 半导体器件
    • US07939913B2
    • 2011-05-10
    • US12564989
    • 2009-09-23
    • Kenichi WatanabeNobuhiro MisawaSatoshi Otsuka
    • Kenichi WatanabeNobuhiro MisawaSatoshi Otsuka
    • H01L23/544H01L29/06H01L21/768H01L21/78
    • H01L23/562H01L23/3192H01L23/564H01L24/05H01L2224/02166H01L2224/05567H01L2924/00014H01L2924/0002H01L2924/12044H01L2224/05552
    • A semiconductor device includes a substrate; a layered body formed on the substrate and including a multilayer interconnection structure, the layered body including multiple interlayer insulating films stacked in layers, the interlayer insulating films being lower in dielectric constant than a SiO2 film; a moisture resistant ring extending continuously in the layered body so as to surround a device region where an active element is formed; a protection groove part formed continuously along and outside the moisture resistant ring in the layered body so as to expose the surface of the substrate; a protection film continuously covering the upper surface of the layered body except an electrode pad on the multilayer interconnection structure, and the sidewall and bottom surfaces of the protection groove part; and an interface film including Si and C as principal components and formed between the protection film and the sidewall surfaces of the protection groove part.
    • 半导体器件包括衬底; 层叠体,其形成在所述基板上并且包括多层互连结构,所述层叠体包括层叠的多层层间绝缘膜,所述层间绝缘膜的介电常数比SiO 2膜低; 在层叠体中连续延伸以防止形成有源元件的器件区域的防潮环; 保护槽部,其在层叠体中的防湿环的外侧连续地形成,以露出基板的表面; 除了多层互连结构上的电极焊盘以及保护槽部分的侧壁和底表面之外,连续地覆盖层叠体的上表面的保护膜; 以及形成在保护膜与保护槽部的侧壁面之间的作为主要成分的Si和C的界面膜。
    • 10. 发明授权
    • Method of manufacturing semiconductor device including capacitor element
    • 制造包括电容器元件的半导体器件的方法
    • US08642400B2
    • 2014-02-04
    • US13434177
    • 2012-03-29
    • Tetsuo YoshimuraKenichi WatanabeSatoshi Otsuka
    • Tetsuo YoshimuraKenichi WatanabeSatoshi Otsuka
    • H01L21/20
    • H01G4/005H01G4/228H01G4/33H01L23/5223H01L27/0805H01L2924/0002H01L2924/00
    • A method of manufacturing a semiconductor device includes: forming a first metal film on an insulating film over a substrate; forming a capacitor lower electrode by patterning the first metal film; and forming a dielectric film on upper and side surfaces of the capacitor lower electrode and on the insulating film. The method further includes: forming a conductive protection film on the dielectric film; patterning the conductive protection film into a shape of covering the capacitor lower electrode; forming a capacitor dielectric film in a shape of covering the upper and side surfaces of the capacitor lower electrode, by patterning the dielectric film so that the patterned conductive protection film covers an upper surface of the capacitor dielectric film; forming a second metal film on the patterned conductive protection film; and forming a capacitor upper electrode that covers at least an upper surface of the patterned conductive protection film.
    • 一种制造半导体器件的方法包括:在衬底上的绝缘膜上形成第一金属膜; 通过图案化第一金属膜形成电容器下电极; 并且在电容器下电极的上表面和侧表面上以及绝缘膜上形成电介质膜。 该方法还包括:在电介质膜上形成导电保护膜; 将导电保护膜图案化成覆盖电容器下电极的形状; 通过对所述电介质膜进行构图来形成覆盖所述电容器下电极的上表面和所述侧表面的电容器电介质膜,使得所述图案化的导电保护膜覆盖所述电容器电介质膜的上表面; 在图案化的导电保护膜上形成第二金属膜; 以及形成覆盖图案化的导电保护膜的至少上表面的电容器上电极。