会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • PROGRAMMING A MICROCHIP ID REGISTER
    • 编程MICROCHIP ID寄存器
    • US20090039347A1
    • 2009-02-12
    • US11837255
    • 2007-08-10
    • Kelageri NagarajKenneth PichamuthuPrakash VenkitaramanBaalaji Ramamoorthy KondaHari Krishnan Rajeev
    • Kelageri NagarajKenneth PichamuthuPrakash VenkitaramanBaalaji Ramamoorthy KondaHari Krishnan Rajeev
    • H01L23/58H01L21/71
    • G11C16/20G11C29/12G11C29/1201G11C2029/4402
    • A method is disclosed for programming an ID register of a microchip. The method comprises the step, prior to packaging, of attaching at least one additional ID pin to the die of the microchip. The at least one pin being so attached that, when the microchip is packaged, the at least one pin is sealed within the package. At least a portion of the microchip identity data is programmed by providing a plurality of unique combinations of binary data to the at least one additional pin. Each unique combination of binary data corresponds to a unique identity of the microchip. The at least one pin is coupled to a respective module of the microchip layout for providing, via the at least one pin, information associated with the particular identity of the microchip. The at least one pin is also coupled to the identification register, so as to, upon testing, include the respective combination of binary data in the ID register data of the microchip.
    • 公开了一种用于对微芯片的ID寄存器进行编程的方法。 该方法包括在封装之前将至少一个附加ID引脚附接到微芯片的管芯的步骤。 所述至少一个销被固定,使得当所述微芯片被封装时,所述至少一个销密封在所述封装内。 通过向至少一个附加引脚提供二进制数据的多个唯一组合来对至少一部分微芯片标识数据进行编程。 二进制数据的每个独特组合对应于微芯片的唯一身份。 至少一个引脚耦合到微芯片布局的相应模块,用于经由至少一个引脚提供与微芯片的特定身份相关联的信息。 至少一个引脚还耦合到识别寄存器,以便在测试时将二进制数据的相应组合包括在微芯片的ID寄存器数据中。
    • 2. 发明授权
    • Programming a microchip ID register
    • 编程微芯片ID寄存器
    • US08130526B2
    • 2012-03-06
    • US11837255
    • 2007-08-10
    • Kelageri NagarajKenneth PichamuthuPrakash VenkitaramanBaalaji Ramamoorthy KondaHari Krishnan Rajeev
    • Kelageri NagarajKenneth PichamuthuPrakash VenkitaramanBaalaji Ramamoorthy KondaHari Krishnan Rajeev
    • G11C5/02
    • G11C16/20G11C29/12G11C29/1201G11C2029/4402
    • A method is disclosed for programming an ID register of a microchip. The method comprises the step, prior to packaging, of attaching at least one additional ID pin to the die of the microchip. The at least one pin being so attached that, when the microchip is packaged, the at least one pin is sealed within the package. At least a portion of the microchip identity data is programmed by providing a plurality of unique combinations of binary data to the at least one additional pin. Each unique combination of binary data corresponds to a unique identity of the microchip. The at least one pin is coupled to a respective module of the microchip layout for providing, via the at least one pin, information associated with the particular identity of the microchip. The at least one pin is also coupled to the identification register, so as to, upon testing, include the respective combination of binary data in the ID register data of the microchip.
    • 公开了一种用于对微芯片的ID寄存器进行编程的方法。 该方法包括在封装之前将至少一个附加ID引脚附接到微芯片的管芯的步骤。 所述至少一个销被固定,使得当所述微芯片被封装时,所述至少一个销密封在所述封装内。 通过向至少一个附加引脚提供二进制数据的多个独特组合来对至少一部分微芯片标识数据进行编程。 二进制数据的每个独特组合对应于微芯片的唯一身份。 至少一个引脚耦合到微芯片布局的相应模块,用于经由至少一个引脚提供与微芯片的特定身份相关联的信息。 至少一个引脚还耦合到识别寄存器,以便在测试时将二进制数据的相应组合包括在微芯片的ID寄存器数据中。
    • 3. 发明授权
    • System and method for digital logic testing
    • 数字逻辑测试的系统和方法
    • US07900112B2
    • 2011-03-01
    • US12173651
    • 2008-07-15
    • Kenneth PichamuthuPrakash VenkitaramanAndrew Ferko
    • Kenneth PichamuthuPrakash VenkitaramanAndrew Ferko
    • G01R31/28
    • G06F11/261G01R31/318385G01R31/318511G06F11/263
    • Some embodiments provide a method of digital logic design and digital logic testing of logic under test, the logic including latches, the latches including measure latches, which are latches that measure focal faults more than other latches, and care bit latches, which are latches that require specific input values to test a fault, wherein a focal fault is a randomly selected untested fault in the logic under test, the method comprising generating test patterns for the logic under test; fault simulating the test patterns on the logic under test; ranking measure latches based on the number of focal faults they respectively measure; and tracing back a number of levels from at least some of the highest ranked measure latches and inserting test observe latches. Other methods and systems are also provided.
    • 一些实施例提供了一种用于测试逻辑的数字逻辑设计和数字逻辑测试的方法,包括锁存器的锁存器,包括测量锁存器的锁存器,其是比其他锁存器更多地测量局部故障的锁存器,以及护理位锁存器, 需要特定的输入值来测试故障,其中焦点故障是被测逻辑中随机选择的未测试故障,该方法包括产生被测逻辑的测试模式; 模拟测试逻辑上的测试模式的故障; 基于他们分别测量的局灶性故障数量的排序测量锁存器; 并从至少一些最高排名的测量锁存器中追溯多个级别,并插入测试观察锁存器。 还提供了其他方法和系统。
    • 4. 发明申请
    • SYSTEM AND METHOD FOR DIGITAL LOGIC TESTING
    • 数字逻辑测试系统与方法
    • US20100017668A1
    • 2010-01-21
    • US12173651
    • 2008-07-15
    • Kenneth PichamuthuPrakash VenkitaramanAndrew Ferko
    • Kenneth PichamuthuPrakash VenkitaramanAndrew Ferko
    • G06F11/00
    • G06F11/261G01R31/318385G01R31/318511G06F11/263
    • Some embodiments provide a method of digital logic design and digital logic testing of logic under test, the logic including latches, the latches including measure latches, which are latches that measure focal faults more than other latches, and care bit latches, which are latches that require specific input values to test a fault, wherein a focal fault is a randomly selected untested fault in the logic under test, the method comprising generating test patterns for the logic under test; fault simulating the test patterns on the logic under test; ranking measure latches based on the number of focal faults they respectively measure; and tracing back a number of levels from at least some of the highest ranked measure latches and inserting test observe latches. Other methods and systems are also provided.
    • 一些实施例提供了一种用于测试逻辑的数字逻辑设计和数字逻辑测试的方法,包括锁存器的锁存器,包括测量锁存器的锁存器,其是比其他锁存器更多地测量局部故障的锁存器,以及护理位锁存器, 需要特定的输入值来测试故障,其中焦点故障是被测逻辑中随机选择的未测试故障,该方法包括产生被测逻辑的测试模式; 模拟测试逻辑上的测试模式的故障; 基于他们分别测量的局灶性故障数量的排序测量锁存器; 并从至少一些最高排名的测量锁存器中追溯多个级别,并插入测试观察锁存器。 还提供了其他方法和系统。