会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Semiconductor memory circuit
    • 半导体存储电路
    • US5452260A
    • 1995-09-19
    • US215487
    • 1994-03-21
    • Katsuaki MatsuiSampei MiyamotoTamihiro Ishimura
    • Katsuaki MatsuiSampei MiyamotoTamihiro Ishimura
    • G11C11/413G11C8/10G11C8/12G11C11/401G11C11/407G11C11/408G11C8/00
    • G11C8/12G11C8/10
    • A semiconductor memory circuit selects one memory cell group in response to an address signal having block selection information, first and second significant bit information. First, to third memory cell blocks respectively have memory cell groups each including memory cells. First, to third decoder groups respectively have first decoders each coupled to one memory cell group in the first memory cell block, second decoders each coupled to one memory cell group in the second memory cell block, and third decoders each coupled to one memory cell group in the third memory cell block. First and second logic circuits respectively output a first common block selection signal with respect to the first and second memory cell blocks in response to the block selection information of the address signal, and a second common block selection signal with respect to the second and third memory cell blocks in response to the block selection information of the address signal. Third and fourth logic circuits respectively, in response to the second and first significant information, apply first common decode signals to the first and second decoder groups upon the first common block selection signal being outputted, and a plurality of second common decode signals to the second and third decoder groups upon the second common block selection signal being outputted. In response to the first and second common decode signals, a second decoder in the second decoder group is activated to select one memory cell group in the second memory cell block.
    • 半导体存储器电路响应具有块选择信息的地址信号,第一和第二有效位信息来选择一个存储单元组。 首先,对第三存储单元块分别具有各自包含存储单元的存储单元组。 首先,第三解码器组分别具有耦合到第一存储器单元块中的一个存储单元组的第一解码器,每个耦合到第二存储单元块中的一个存储单元组的第二解码器,以及每个耦合到一个存储单元组的第三解码器 在第三个存储单元块中。 第一和第二逻辑电路响应于地址信号的块选择信息分别输出关于第一和第二存储单元块的第一公共块选择信号,以及相对于第二和第三存储器的第二公共块选择信号 响应于地址信号的块选择信息的单元块。 第三和第四逻辑电路分别响应于第二和第一有效信息,在第一公共块选择信号被输出时,将第一公共解码信号应用于第一和第二解码器组,并将多个第二公共解码信号施加到第二公共解码信号 第三解码器组输出第二公共块选择信号。 响应于第一和第二公共解码信号,第二解码器组中的第二解码器被激活以选择第二存储器单元块中的一个存储器单元组。
    • 3. 发明授权
    • Semiconductor memory circuit
    • 半导体存储电路
    • US5297105A
    • 1994-03-22
    • US30708
    • 1993-03-12
    • Katsuaki MatsuiSampei MiyamotoTamihiro Ishimura
    • Katsuaki MatsuiSampei MiyamotoTamihiro Ishimura
    • G11C11/413G11C8/10G11C8/12G11C11/401G11C11/407G11C11/408G11C8/00
    • G11C8/12G11C8/10
    • A semiconductor memory circuit selects one memory cell group in response to an address signal having block selection information, first and second significant bit information. First to third memory cell blocks respectively have memory cell groups each including memory cells. First to third decoder groups respectively have first decoders each coupled to one memory cell group in the first memory cell block, second decoders each coupled to one memory cell group in the second memory cell block, and third decoders each coupled to one memory cell group in the third memory cell block. First and second logic circuits respectively output a first common block selection signal with respect to the first and second memory cell blocks in response to the block selection information of the address signal, and a second common block selection signal with respect to the second and third memory cell blocks in response to the block selection information of the address signal. Third and fourth logic circuits respectively, in response to the second and the first information, apply first common decode signals to the first and second decoder groups upon the first common block selection signal being outputted, and a plurality of second common decode signals to the second and third decoder groups upon the second common block selection signal being outputted. In response to the first and second common decode signals, a second decoder in the second decoder group is activated so as to select one memory cell group in the second memory cell block.
    • 半导体存储器电路响应具有块选择信息的地址信号,第一和第二有效位信息来选择一个存储单元组。 第一至第三存储单元块分别具有各自包括存储单元的存储单元组。 第一到第三解码器组分别具有耦合到第一存储器单元块中的一个存储器单元组的第一解码器,每个耦合到第二存储器单元块中的一个存储器单元组的第二解码器和每个耦合到一个存储单元组的第三解码器 第三个存储单元块。 第一和第二逻辑电路响应于地址信号的块选择信息分别输出关于第一和第二存储单元块的第一公共块选择信号,以及相对于第二和第三存储器的第二公共块选择信号 响应于地址信号的块选择信息的单元块。 第三和第四逻辑电路分别响应于第二和第一信息,在输出第一公共块选择信号时将第一公共解码信号施加到第一和第二解码器组,并将多个第二公共解码信号施加到第二公共解码信号 第三解码器组输出第二公共块选择信号。 响应于第一和第二公共解码信号,第二解码器组中的第二解码器被激活,以便选择第二存储器单元块中的一个存储器单元组。
    • 9. 发明授权
    • Booster power generating circuit
    • 增压发电电路
    • US5625315A
    • 1997-04-29
    • US529546
    • 1995-09-18
    • Katsuaki MatsuiSampei MiyamotoHidekazu Kikuchi
    • Katsuaki MatsuiSampei MiyamotoHidekazu Kikuchi
    • H02M3/07G05F1/10
    • H02M3/073
    • A booster power generating circuit according to the present invention comprises first to fourth booster circuits for supplying first to fourth booster potentials to first to fourth nodes in response to first to fourth pulse signals, a first precharge circuit for precharging the first node when controlled by the fourth booster potential from the fourth node, a second precharge circuit for precharging the third node when controlled by the second booster potential from the second node and a first output circuit for outputting the first booster potential of the first node to an output node, whereby a given booster potential can be output since there is no voltage drop of the boosted potential of the second and fourth nodes, there is obtained high potential between the first and third precharge circuits and the precharging speed of the first and third node is not slowed.
    • 根据本发明的升压功率发生电路包括:第一至第四升压电路,用于响应于第一至第四脉冲信号向第一至第四节点提供第一至第四升压电位;第一预充电电路,用于当由 第四增强电位,第二预充电电路,用于当由第二节点由第二升压电位控制时预充电第三节点;以及第一输出电路,用于将第一节点的第一升压电位输出到输出节点,由此, 由于第二和第四节点的升压电位没有电压降,所以能够输出给定的升压电位,所以在第一和第三预充电电路之间获得高电位,并且第一和第三节点的预充电速度不会降低。
    • 10. 发明授权
    • Semiconductor memory with column line control circuits for protection
against broken column lines
    • 具有列线控制电路的半导体存储器,用于防止断线损坏
    • US5363331A
    • 1994-11-08
    • US994674
    • 1992-12-22
    • Katsuaki MatsuiSampei Miyamoto
    • Katsuaki MatsuiSampei Miyamoto
    • G11C7/12G11C11/401G11C11/407G11C29/00G11C29/04G11C7/02
    • G11C29/70G11C7/12
    • A semiconductor memory device has plural memory cell blocks, each including memory cells storing data therein. A data bus and switching circuits transfer data from the memory cells to the data bus in response to a first logic level signal applied thereto. Column lines each have first and second ends. Each column line is connected to the corresponding switching circuit in each of the memory cell blocks. A column decoder, coupled to the first end of the column lines, provides the first logic level signal to one of the column lines upon the memory cell blocks being accessed. Potential setting circuits are coupled to the second end of the column lines, and preliminarily set the respective column lines to be in a predetermined potential so that each switching circuit is inactive prior to the column decoder providing the first logic level signal. All the memory cells in an array can be prevented from becoming inoperative even if a column line is broken.
    • 半导体存储器件具有多个存储单元块,每个存储单元块包括在其中存储数据的存储器单元。 数据总线和开关电路响应于施加到其上的第一逻辑电平信号将数据从存储器单元传送到数据总线。 列线各具有第一和第二端。 每个列线连接到每个存储单元块中的相应的开关电路。 耦合到列线的第一端的列解码器在访问存储器单元块时将第一逻辑电平信号提供给列线之一。 电位设置电路耦合到列线的第二端,并且预先将各列线设置为预定电位,使得在列解码器提供第一逻辑电平信号之前每个开关电路不活动。 阵列中的所有存储单元即使列线被破坏,也可以防止它们不起作用。