会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明申请
    • MEMORY/LOGIC CONJUGATE SYSTEM
    • 内存/逻辑连接系统
    • US20110255323A1
    • 2011-10-20
    • US12977243
    • 2010-12-23
    • Kanji OtsukaTsuneo ItoYoichi SatoMasahiro YoshidaShigeru YamamotoTakeshi KoyamaYuko TanbaYutaka Akiyama
    • Kanji OtsukaTsuneo ItoYoichi SatoMasahiro YoshidaShigeru YamamotoTakeshi KoyamaYuko TanbaYutaka Akiyama
    • G11C5/06
    • G06F13/4022G11C5/02G11C7/1006G11C2213/71
    • There is a problem that a bandwidth bottleneck occurs because a crossbar switch is used to cope with an increase in scale. In an example of a memory/logic conjugate system according to the present invention, a plurality of cluster memory chips each including a plurality of cluster memories 20 including basic cells 10 arranged in a cluster, the basic cell 10 including a memory circuit, and a controller chip that controls the plurality of cluster memories are three-dimensionally stacked, the plurality of cluster memories 20 located along the stacking direction of the plurality of cluster memory chips and the controller chip are electrically coupled to the controller chip via a multibus 11 including a through-via, an arbitrary one of the basic cells 10 is directly accessed through the multibus 11 from the controller chip so that truth value data is written therein, and whereby the arbitrary basic cell 10 is switched to a logic circuit as conjugate.
    • 存在带宽瓶颈的问题,因为使用交叉开关来应对规模的增加。 在根据本发明的存储器/逻辑共轭系统的示例中,多个集群存储器芯片,每个集群存储器芯片包括多个集群存储器20,其包括布置在集群中的基本单元10,基本单元10包括存储器电路,以及 控制多个集群存储器的控制器芯片是三维堆叠的,沿着多个集群存储器芯片的堆叠方向定位的多个集群存储器20和控制器芯片经由多片11电连接到控制器芯片, 通孔中,任意一个基本单元10通过多轴11从控制器芯片直接访问,从而将真值数据写入其中,从而将任意的基本单元10切换到逻辑电路作为共轭。
    • 5. 发明授权
    • Antenna apparatus utilizing aperture of transmission line
    • 利用传输线孔径的天线装置
    • US07872612B2
    • 2011-01-18
    • US12155247
    • 2008-05-30
    • Kanji OtsukaTamotsu UsamiYutaka AkiyamaChihiro Ueda
    • Kanji OtsukaTamotsu UsamiYutaka AkiyamaChihiro Ueda
    • H01Q9/28
    • H01Q13/06
    • An antenna apparatus utilizing an aperture of transmission line, which is connected to a first transmission line having a predetermined characteristic impedance, includes a tapered line portion, and an aperture portion. The tapered line portion is connected to one end of the transmission line, and the tapered line portion includes a second transmission line including a pair of line conductors. The tapered line portion keeps a predetermined characteristic impedance constant and expands at least one of a width of the transmission line and an interval in a tapered shape at a predetermined taper angle. The aperture portion has a radiation aperture connected to one end of the tapered line portion. A size of one side of the aperture end plane of the aperture portion is set to be equal to or higher than a quarter wavelength of the minimum operating frequency of the antenna apparatus.
    • 利用连接到具有预定特性阻抗的第一传输线的传输线孔径的天线装置包括锥形线部分和开口部分。 锥形线部分连接到传输线的一端,并且锥形线部分包括包括一对线导体的第二传输线。 锥形线部分保持预定的特性阻抗恒定,并以预定的锥角将传输线的宽度和间隔的至少一个以锥形形状扩展。 开口部分具有连接到锥形线部分的一端的辐射孔。 开口部的孔径端面的一侧的尺寸被设定为等于或高于天线装置的最小工作频率的四分之一波长。
    • 6. 发明授权
    • Electrostatic discharge protection circuit and terminating resistor circuit
    • 静电放电保护电路和终端电阻电路
    • US07791852B2
    • 2010-09-07
    • US11819579
    • 2007-06-28
    • Kanji OtsukaTamotsu UsamiYutaka AkiyamaTsuneo ItoYuko Tanba
    • Kanji OtsukaTamotsu UsamiYutaka AkiyamaTsuneo ItoYuko Tanba
    • H02H3/22
    • H01L27/0266
    • Disclosed is an electrostatic discharge protection circuit capable of realizing speeding up of differential signals by reducing a capacitance of the circuit. Transmission lines are connected to an IN terminal and an IN Bar terminal and differential signals are input to the terminals. The ESD protection circuit is connected to the transmission lines and protects an internal circuit from a surge voltage applied to the IN terminal and the IN Bar terminal. A pair of transistors of the ESD protection circuit is formed in the same well. Thereby, when differential signals transit, charges in drains of the pair of transistors holding a state before a transition transfer in the same well. As a result, the capacitances in the drains of the pair of transistors are reduced with respect to the transition of differential signals so that the speeding up of differential signals can be realized.
    • 公开了一种能够通过减小电路的电容来实现差分信号的加速的静电放电保护电路。 传输线连接到IN端子,IN条形端子和差分信号输入端子。 ESD保护电路连接到传输线,并保护内部电路免受施加到IN端子和IN Bar端子的浪涌电压。 ESD保护电路的一对晶体管形成在同一个阱中。 因此,当差分信号转移时,在同一井内转移转移之前保持状态的一对晶体管的漏极中的电荷。 结果,一对晶体管的漏极中的电容相对于差分信号的转变而减小,从而可以实现差分信号的加速。
    • 7. 发明申请
    • Antenna apparatus utilizing aperture of transmission line
    • 利用传输线孔径的天线装置
    • US20080316136A1
    • 2008-12-25
    • US12155247
    • 2008-05-30
    • Kanji OtsukaTamotsu UsamiYutaka AkiyamaChihiro Ueda
    • Kanji OtsukaTamotsu UsamiYutaka AkiyamaChihiro Ueda
    • H01Q9/28
    • H01Q13/06
    • An antenna apparatus utilizing an aperture of transmission line, which is connected to a first transmission line having a predetermined characteristic impedance, includes a tapered line portion, and an aperture portion. The tapered line portion is connected to one end of the transmission line, and the tapered line portion includes a second transmission line including a pair of line conductors. The tapered line portion keeps a predetermined characteristic impedance constant and expands at least one of a width of the transmission line and an interval in a tapered shape at a predetermined taper angle. The aperture portion has a radiation aperture connected to one end of the tapered line portion. A size of one side of the aperture end plane of the aperture portion is set to be equal to or higher than a quarter wavelength of the minimum operating frequency of the antenna apparatus.
    • 利用连接到具有预定特性阻抗的第一传输线的传输线孔径的天线装置包括锥形线部分和开口部分。 锥形线部分连接到传输线的一端,并且锥形线部分包括包括一对线导体的第二传输线。 锥形线部分保持预定的特性阻抗恒定,并以预定的锥角将传输线的宽度和间隔的至少一个以锥形形状扩展。 开口部分具有连接到锥形线部分的一端的辐射孔。 开口部的孔径端面的一侧的尺寸被设定为等于或高于天线装置的最小工作频率的四分之一波长。
    • 8. 发明授权
    • Narrow impedance conversion device
    • 窄阻抗转换器件
    • US07446625B2
    • 2008-11-04
    • US11500943
    • 2006-08-09
    • Kanji OtsukaTamotsu UsamiYutaka Akiyama
    • Kanji OtsukaTamotsu UsamiYutaka Akiyama
    • H03H7/38H01P1/16
    • H01P5/02
    • An impedance conversion device has four conductors arranged so that the first and second conductors form a transmission line having a first characteristic impedance, the third and fourth conductors form a transmission line having the first characteristic impedance, the first and third conductors form a transmission line having a second characteristic impedance, and the second and fourth conductors form a third transmission line having the second characteristic impedance. The second and fourth conductors are interconnected at proximate ends through a resistance equal to the first characteristic impedance. The third and fourth conductors are interconnected at proximate ends through a resistance equal to the second characteristic impedance. The lateral dimensions of the impedance conversion device are small enough to permit insertion in a stacked pair line.
    • 阻抗转换装置具有四个导体,其布置成使得第一和第二导体形成具有第一特征阻抗的传输线,第三和第四导体形成具有第一特征阻抗的传输线,第一和第三导体形成传输线, 第二特征阻抗,第二和第四导体形成具有第二特性阻抗的第三传输线。 第二和第四导体通过等于第一特征阻抗的电阻在近端互连。 第三和第四导体通过等于第二特征阻抗的电阻在近端互连。 阻抗转换装置的横向尺寸足够小以允许插入堆叠的对线。
    • 10. 发明授权
    • Memory/logic conjugate system
    • 存储器/逻辑共轭系统
    • US08305789B2
    • 2012-11-06
    • US12977243
    • 2010-12-23
    • Kanji OtsukaTsuneo ItoYoichi SatoMasahiro YoshidaShigeru YamamotoTakeshi KoyamaYuko TanbaYutaka Akiyama
    • Kanji OtsukaTsuneo ItoYoichi SatoMasahiro YoshidaShigeru YamamotoTakeshi KoyamaYuko TanbaYutaka Akiyama
    • G11C5/06
    • G06F13/4022G11C5/02G11C7/1006G11C2213/71
    • A bandwidth bottleneck occurs because a crossbar switch is used to cope with an increase in scale. A memory/logic conjugate system according to the present invention, a plurality of cluster memory chips each including a plurality of cluster memories 20 including basic cells 10 arranged in a cluster, the basic cell 10 including a memory circuit, and a controller chip that controls the plurality of cluster memories are three-dimensionally stacked, the plurality of cluster memories 20 located along the stacking direction of the plurality of cluster memory chips and the controller chip are electrically coupled to the controller chip via a multibus 11 including a through-via, an arbitrary one of the basic cells 10 is directly accessed through the multibus 11 from the controller chip so that truth value data is written therein, and whereby the arbitrary basic cell 10 is switched to a logic circuit as conjugate.
    • 发生带宽瓶颈是因为使用横杠开关来应对规模的增加。 根据本发明的存储器/逻辑共轭系统,多个集群存储器芯片,每个集群存储器芯片包括多个集群存储器20,集群存储器20包括布置在集群中的基本单元10,基本单元10包括存储器电路,以及控制芯片, 多个集群存储器是三维堆叠的,沿着多个集群存储器芯片的堆叠方向定位的多个集群存储器20和控制器芯片经由包括通孔的多通道11电耦合到控制器芯片, 基本单元10中的任意一个基本单元10通过多轴11从控制器芯片直接访问,从而将真值数据写入其中,并且由此将任意基本单元10切换到逻辑电路作为共轭。