会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Semiconductor memory device
    • 半导体存储器件
    • US08923031B2
    • 2014-12-30
    • US13778849
    • 2013-02-27
    • Kabushiki Kaisha Toshiba
    • Kei SakamotoMasaki KondoNobuaki YasutakeTakayuki Okamura
    • G11C11/00G11C13/00
    • G11C13/0002G11C13/004G11C13/0069G11C2213/72
    • A semiconductor memory device according to an embodiment includes: a memory cell array including a plurality of first lines, a plurality of second lines, and memory cells disposed at each of intersections of the first lines and the second lines; and a control circuit configured to apply a first voltage to a selected first line, apply a second voltage having a voltage value which is smaller than that of the first voltage to a selected second line, and apply a third voltage and a fourth voltage to a non-selected first line and a non-selected second line, respectively. The control circuit is configured to apply a fifth voltage to one of the non-selected first lines that is adjacent to the selected first line, and apply a sixth voltage to one of the non-selected second lines that is adjacent to the selected second line.
    • 根据实施例的半导体存储器件包括:存储单元阵列,包括多个第一线,多条第二线和设置在第一线和第二线的每个交点处的存储单元; 以及控制电路,被配置为向所选择的第一线施加第一电压,将具有小于第一电压的电压值的第二电压施加到所选择的第二线,并将第三电压和第四电压施加到 未选择的第一行和未选择的第二行。 控制电路被配置为向与所选择的第一行相邻的未选择的第一行之一施加第五电压,并且将第六电压施加到与所选择的第二行相邻的未选择的第二行之一 。
    • 5. 发明授权
    • Semiconductor memory device
    • 半导体存储器件
    • US09142288B2
    • 2015-09-22
    • US14563605
    • 2014-12-08
    • KABUSHIKI KAISHA TOSHIBA
    • Kei SakamotoMasaki KondoNobuaki YasutakeTakayuki Okamura
    • G11C11/00G11C13/00
    • G11C13/0002G11C13/004G11C13/0069G11C2213/72
    • A semiconductor memory device according to an embodiment includes: a memory cell array including a plurality of first lines, a plurality of second lines, and memory cells disposed at each of intersections of the first lines and the second lines; and a control circuit configured to apply a first voltage to a selected first line, apply a second voltage having a voltage value which is smaller than that of the first voltage to a selected second line, and apply a third voltage and a fourth voltage to a non-selected first line and a non-selected second line, respectively. The control circuit is configured to apply a fifth voltage to one of the non-selected first lines that is adjacent to the selected first line, and apply a sixth voltage to one of the non-selected second lines that is adjacent to the selected second line.
    • 根据实施例的半导体存储器件包括:存储单元阵列,包括多个第一线,多条第二线和设置在第一线和第二线的每个交点处的存储单元; 以及控制电路,被配置为向所选择的第一线施加第一电压,将具有小于第一电压的电压值的第二电压施加到所选择的第二线,并将第三电压和第四电压施加到 未选择的第一行和未选择的第二行。 控制电路被配置为向与所选择的第一行相邻的未选择的第一行之一施加第五电压,并且将第六电压施加到与所选择的第二行相邻的未选择的第二行之一 。
    • 6. 发明授权
    • Semiconductor device
    • 半导体器件
    • US09583629B2
    • 2017-02-28
    • US14952156
    • 2015-11-25
    • KABUSHIKI KAISHA TOSHIBA
    • Jun NishimuraNobuaki YasutakeTakayuki Okamura
    • H01L29/786H01L27/24H01L29/423H01L29/78H01L45/00
    • H01L29/78609H01L27/2454H01L27/249H01L29/42368H01L29/42376H01L29/7827H01L29/78624H01L29/78642H01L45/1226H01L45/145H01L45/146H01L45/148H01L45/149H01L45/16
    • According to one embodiment, a first transistor includes a first semiconductor region, a second semiconductor region, a third semiconductor region, a first gate insulating film, and a first gate electrode. The first semiconductor region is provided in a first semiconductor layer extending in a second direction substantially perpendicular to the surface of the semiconductor substrate from the first line. The second semiconductor region is provided above the first semiconductor region in the first semiconductor layer. The third semiconductor region is provided above the second semiconductor region in the first semiconductor layer. The first gate insulating film covers a first side face of the first semiconductor layer. The first gate electrode covers the first side face of the first semiconductor layer through the first gate insulating film. The first transistor has an asymmetrical structure with respect to a center face of the second semiconductor region in the second direction.
    • 根据一个实施例,第一晶体管包括第一半导体区域,第二半导体区域,第三半导体区域,第一栅极绝缘膜和第一栅极电极。 第一半导体区域设置在第一半导体层中,该第一半导体层在与第一线基本上垂直于半导体衬底的表面的第二方向上延伸。 第二半导体区域设置在第一半导体层中的第一半导体区域的上方。 第三半导体区域设置在第一半导体层中的第二半导体区域的上方。 第一栅极绝缘膜覆盖第一半导体层的第一侧面。 第一栅极电极通过第一栅极绝缘膜覆盖第一半导体层的第一侧面。 第一晶体管相对于第二半导体区域的第二方向的中心面具有不对称结构。
    • 9. 发明申请
    • SEMICONDUCTOR DEVICE
    • 半导体器件
    • US20150255510A1
    • 2015-09-10
    • US14461720
    • 2014-08-18
    • Kabushiki Kaisha Toshiba
    • Jun NishimuraNobuaki YasutakeTakayuki Okamura
    • H01L27/24H01L29/78
    • H01L29/78609H01L27/2454H01L27/249H01L29/42368H01L29/42376H01L29/7827H01L29/78624H01L29/78642H01L45/1226H01L45/145H01L45/146H01L45/148H01L45/149H01L45/16
    • According to one embodiment, a first transistor includes a first semiconductor region, a second semiconductor region, a third semiconductor region, a first gate insulating film, and a first gate electrode. The first semiconductor region is provided in a first semiconductor layer extending in a second direction substantially perpendicular to the surface of the semiconductor substrate from the first line. The second semiconductor region is provided above the first semiconductor region in the first semiconductor layer. The third semiconductor region is provided above the second semiconductor region in the first semiconductor layer. The first gate insulating film covers a first side face of the first semiconductor layer. The first gate electrode covers the first side face of the first semiconductor layer through the first gate insulating film. The first transistor has an asymmetrical structure with respect to a center face of the second semiconductor region in the second direction.
    • 根据一个实施例,第一晶体管包括第一半导体区域,第二半导体区域,第三半导体区域,第一栅极绝缘膜和第一栅极电极。 第一半导体区域设置在第一半导体层中,该第一半导体层在与第一线基本上垂直于半导体衬底的表面的第二方向上延伸。 第二半导体区域设置在第一半导体层中的第一半导体区域的上方。 第三半导体区域设置在第一半导体层中的第二半导体区域的上方。 第一栅极绝缘膜覆盖第一半导体层的第一侧面。 第一栅极电极通过第一栅极绝缘膜覆盖第一半导体层的第一侧面。 第一晶体管相对于第二半导体区域的第二方向的中心面具有不对称结构。