会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • SLC-MLC wear balancing
    • SLC-MLC磨损平衡
    • US09176862B2
    • 2015-11-03
    • US13340446
    • 2011-12-29
    • Jian ChenSergey Anatolievich GorobetsSteven Sprouse
    • Jian ChenSergey Anatolievich GorobetsSteven Sprouse
    • G06F12/00G06F12/02G11C16/34
    • G06F12/0246G06F2212/7202G06F2212/7211G11C16/349G11C2211/5641
    • A method and system for SLC-MLC Wear Balancing in a flash memory device is disclosed. The flash memory device includes a single level cell (SLC) portion and a multi-level cell (MLC) portion. The age of the SLC portion and the MLC portion may differ, leading potentially to one portion wearing out before the other. In order to avoid this, a controller is configured to receive an age indicator from one or both of the SLC portion and the MLC portion, determine, based on the age indicator, whether to modify operation of the SLC portion and/or the MLC portion, and in response to determining to modifying operation, modify the operation of the at least one of the SLC portion or the MLC portion. The modification of the operation may thus balance wear between the SLC and MLC portions, thereby potentially extending the life of the flash memory device.
    • 公开了一种用于闪存设备中的SLC-MLC磨损平衡的方法和系统。 闪速存储器件包括单级单元(SLC)部分和多级单元(MLC)部分。 SLC部分和MLC部分的时代可能不同,潜在地导致在另一部分之前磨损的部分。 为了避免这种情况,控制器被配置为从SLC部分和MLC部分中的一个或两个接收年龄指示符,基于年龄指示符确定是否修改SLC部分和/或MLC部分的操作 并且响应于确定修改操作,修改SLC部分或MLC部分中的至少一个的操作。 因此,操作的修改可以平衡SLC和MLC部分之间的磨损,从而潜在地延长闪存设备的寿命。
    • 2. 发明申请
    • SLC-MLC Wear Balancing
    • SLC-MLC穿着平衡
    • US20130173844A1
    • 2013-07-04
    • US13340446
    • 2011-12-29
    • Jian ChenSergey Anatolievich GorobetsSteven Sprouse
    • Jian ChenSergey Anatolievich GorobetsSteven Sprouse
    • G06F12/00
    • G06F12/0246G06F2212/7202G06F2212/7211G11C16/349G11C2211/5641
    • A method and system for SLC-MLC Wear Balancing in a flash memory device is disclosed. The flash memory device includes a single level cell (SLC) portion and a multi-level cell (MLC) portion. The age of the SLC portion and the MLC portion may differ, leading potentially to one portion wearing out before the other. In order to avoid this, a controller is configured to receive an age indicator from one or both of the SLC portion and the MLC portion, determine, based on the age indicator, whether to modify operation of the SLC portion and/or the MLC portion, and in response to determining to modifying operation, modify the operation of the at least one of the SLC portion or the MLC portion. The modification of the operation may thus balance wear between the SLC and MLC portions, thereby potentially extending the life of the flash memory device.
    • 公开了一种用于闪存设备中的SLC-MLC磨损平衡的方法和系统。 闪速存储器件包括单级单元(SLC)部分和多级单元(MLC)部分。 SLC部分和MLC部分的时代可能不同,潜在地导致在另一部分之前磨损的部分。 为了避免这种情况,控制器被配置为从SLC部分和MLC部分中的一个或两个接收年龄指示符,基于年龄指示符确定是否修改SLC部分和/或MLC部分的操作 并且响应于确定修改操作,修改SLC部分或MLC部分中的至少一个的操作。 因此,操作的修改可以平衡SLC和MLC部分之间的磨损,从而潜在地延长闪存设备的寿命。
    • 5. 发明申请
    • Non-Volatile Memory with Multi-Gear Control Using On-Chip Folding of Data
    • 使用片上数据折叠的多档位控制的非易失性存储器
    • US20110153913A1
    • 2011-06-23
    • US12642611
    • 2009-12-18
    • Jianmin HuangChris AvilaLee M. GavensSteven SprouseSergey Anatolievich GorobetsNeil David Hutchinson
    • Jianmin HuangChris AvilaLee M. GavensSteven SprouseSergey Anatolievich GorobetsNeil David Hutchinson
    • G06F12/00G06F12/02
    • G06F3/0608G06F3/0611G06F3/064G06F3/0679G06F12/0246G06F2212/7202G06F2212/7203G11C7/1042G11C11/5621G11C11/5628G11C16/0483G11C16/10G11C2211/5641G11C2211/5648
    • A memory system and methods of its operation are presented. The memory system includes a controller and a non-volatile memory circuit, where the non-volatile memory circuit has a first section, where data is stored in a binary format, and a second section, where data is stored in a multi-state format. The memory system receives data from the host and performs a binary write operation of the received data to the first section of the non-volatile memory circuit. The memory system subsequently folds portions of the data from the first section of the non-volatile memory to the second section of the non-volatile memory, wherein a folding operation includes reading the portions of the data from the first section rewriting it into the second section of the non-volatile memory using a multi-state programming operation. The controller determines to operate the memory system according to one of multiple modes. The modes include a first mode, where the binary write operations to the first section of the memory are interleaved with folding operations at a first rate, and a second mode, where the number of folding operations relative to the number of the binary write operations to the first section of the memory are performed at a higher than in the first mode. The memory system then operates according to determined mode. The memory system may also include a third mode, where folding operations are background operations executed when the memory system is not receiving data from the host.
    • 介绍了一种存储系统及其操作方法。 存储器系统包括控制器和非易失性存储器电路,其中非易失性存储器电路具有数据以二进制格式存储的第一部分和第二部分,其中数据以多状态格式存储 。 存储器系统从主机接收数据,并且对所述非易失性存储器电路的第一部分执行所接收数据的二进制写操作。 存储系统随后将数据的部分从非易失性存储器的第一部分折叠到非易失性存储器的第二部分,其中折叠操作包括从第一部分读取数据的部分,将数据重写成第二部分 使用多状态编程操作的非易失性存储器的一部分。 控制器根据多种模式之一确定操作存储器系统。 这些模式包括第一模式,其中对存储器的第一部分的二进制写入操作以第一速率进行折叠操作和第二模式,其中相对于二进制写入操作的数量的折叠操作的数量 存储器的第一部分在高于第一模式下执行。 然后,存储器系统根据确定的模式进行操作。 存储器系统还可以包括第三模式,其中折叠操作是当存储器系统未从主机接收数据时执行的背景操作。
    • 6. 发明授权
    • Hybrid multi-level cell programming sequences
    • 混合多级单元编程序列
    • US08634239B2
    • 2014-01-21
    • US13339017
    • 2011-12-28
    • Steven SprouseChris AvilaSergey Anatolievich Gorobets
    • Steven SprouseChris AvilaSergey Anatolievich Gorobets
    • G11C11/34
    • G11C11/5628G11C16/10
    • A memory device implements hybrid programming sequences for writing data to multiple level cells (MLCs). The memory device obtains specified data to write to the MLC and selects among multiple different programming techniques to write the specified data. Each of the programming techniques establishes a charge configuration in the MLC that represents multiple data bits. The memory device writes the specified data to the MLC using the selected programming technique. In one implementation, the programming techniques include a robust programming technique that preserves previously written data in the MLC in the event of a write abort of the specified data and an additional programming technique that has higher average performance than the robust programming technique. The selection may be made based on a wide variety of criteria, including whether data has been previously written to a block that includes the MLC.
    • 存储器件实现用于将数据写入多级单元(MLC)的混合编程序列。 存储器件获得指定的数据以写入MLC,并在多种不同的编程技术之间进行选择来写入指定的数据。 每个编程技术在MLC中建立代表多个数据位的电荷配置。 存储器件使用所选的编程技术将指定的数据写入MLC。 在一个实现中,编程技术包括鲁棒编程技术,其在写入中止指定数据的情况下保留MLC中的先前写入的数据,以及具有比鲁棒编程技术更高的平均性能的附加编程技术。 可以基于各种各样的标准来进行选择,包括数据是否已经被预先写入包括MLC的块。
    • 7. 发明申请
    • HYBRID MULTI-LEVEL CELL PROGRAMMING SEQUENCES
    • 混合多级细胞编程序列
    • US20130170293A1
    • 2013-07-04
    • US13339017
    • 2011-12-28
    • Steven SprouseChris AvilaSergey Anatolievich Gorobets
    • Steven SprouseChris AvilaSergey Anatolievich Gorobets
    • G11C16/04
    • G11C11/5628G11C16/10
    • A memory device implements hybrid programming sequences for writing data to multiple level cells (MLCs). The memory device obtains specified data to write to the MLC and selects among multiple different programming techniques to write the specified data. Each of the programming techniques establishes a charge configuration in the MLC that represents multiple data bits. The memory device writes the specified data to the MLC using the selected programming technique. In one implementation, the programming techniques include a robust programming technique that preserves previously written data in the MLC in the event of a write abort of the specified data and an additional programming technique that has higher average performance than the robust programming technique. The selection may be made based on a wide variety of criteria, including whether data has been previously written to a block that includes the MLC.
    • 存储器件实现用于将数据写入多级单元(MLC)的混合编程序列。 存储器件获得指定的数据以写入MLC,并在多种不同的编程技术之间进行选择来写入指定的数据。 每个编程技术在MLC中建立代表多个数据位的电荷配置。 存储器件使用所选的编程技术将指定的数据写入MLC。 在一个实现中,编程技术包括鲁棒编程技术,其在写入中止指定数据的情况下保留MLC中的先前写入的数据,以及具有比鲁棒编程技术更高的平均性能的附加编程技术。 可以基于各种各样的标准来进行选择,包括数据是否已经被预先写入包括MLC的块。
    • 9. 发明授权
    • Non-volatile memory with multi-gear control using on-chip folding of data
    • 具有多档位控制的非易失性存储使用片上数据折叠
    • US08468294B2
    • 2013-06-18
    • US12642611
    • 2009-12-18
    • Jianmin HuangChris AvilaLee M. GavensSteven SprouseSergey Anatolievich GorobetsNeil David Hutchinson
    • Jianmin HuangChris AvilaLee M. GavensSteven SprouseSergey Anatolievich GorobetsNeil David Hutchinson
    • G06F3/06G11C11/56
    • G06F3/0608G06F3/0611G06F3/064G06F3/0679G06F12/0246G06F2212/7202G06F2212/7203G11C7/1042G11C11/5621G11C11/5628G11C16/0483G11C16/10G11C2211/5641G11C2211/5648
    • A memory system and methods of its operation are presented. The memory system includes a controller and a non-volatile memory circuit, where the non-volatile memory circuit has a first section, where data is stored in a binary format, and a second section, where data is stored in a multi-state format. The memory system receives data from the host and performs a binary write operation of the received data to the first section of the non-volatile memory circuit. The memory system subsequently folds portions of the data from the first section of the non-volatile memory to the second section of the non-volatile memory, wherein a folding operation includes reading the portions of the data from the first section rewriting it into the second section of the non-volatile memory using a multi-state programming operation. The controller determines to operate the memory system according to one of multiple modes. The modes include a first mode, where the binary write operations to the first section of the memory are interleaved with folding operations at a first rate, and a second mode, where the number of folding operations relative to the number of the binary write operations to the first section of the memory are performed at a higher than in the first mode. The memory system then operates according to determined mode. The memory system may also include a third mode, where folding operations are background operations executed when the memory system is not receiving data from the host.
    • 介绍了一种存储系统及其操作方法。 存储器系统包括控制器和非易失性存储器电路,其中非易失性存储器电路具有数据以二进制格式存储的第一部分和第二部分,其中数据以多状态格式存储 。 存储器系统从主机接收数据,并且对所述非易失性存储器电路的第一部分执行所接收数据的二进制写操作。 存储系统随后将数据的部分从非易失性存储器的第一部分折叠到非易失性存储器的第二部分,其中折叠操作包括从第一部分读取数据的部分,将数据重写成第二部分 使用多状态编程操作的非易失性存储器的一部分。 控制器根据多种模式之一确定操作存储器系统。 这些模式包括第一模式,其中对存储器的第一部分的二进制写入操作以第一速率进行折叠操作和第二模式,其中相对于二进制写入操作的数量的折叠操作的数量 存储器的第一部分在高于第一模式下执行。 然后,存储器系统根据确定的模式进行操作。 存储器系统还可以包括第三模式,其中折叠操作是当存储器系统未从主机接收数据时执行的背景操作。