会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • Integrated Non-Volatile Memory And Peripheral Circuitry Fabrication
    • 集成非易失性存储器和外围电路制造
    • US20080248621A1
    • 2008-10-09
    • US12058512
    • 2008-03-28
    • James KaiTuan PhamMasaaki HigashitaniGeorge MatamisTakashi Orimoto
    • James KaiTuan PhamMasaaki HigashitaniGeorge MatamisTakashi Orimoto
    • H01L21/336
    • H01L27/11529H01L27/105H01L27/115H01L27/11526H01L27/11536H01L27/11539
    • Non-volatile memory and integrated memory and peripheral circuitry fabrication processes are provided. Sets of charge storage regions, such as NAND strings including multiple non-volatile storage elements, are formed over a semiconductor substrate using a layer of charge storage material such as a first layer of polysilicon. An intermediate dielectric layer is provided over the charge storage regions. A layer of conductive material such as a second layer of polysilicon is deposited over the substrate and etched to form the control gates for the charge storage regions and the gate regions of the select transistors for the sets of storage elements. The first layer of polysilicon is removed from a portion of the substrate, facilitating fabrication of the select transistor gate regions from only the second layer of polysilicon. Peripheral circuitry formation is also incorporated into the fabrication process to form the gate regions for devices such as high voltage and logic transistors. The gate regions of these devices can be formed from the layer forming the control gates of the memory array.
    • 提供非易失性存储器和集成存储器和外围电路制造工艺。 使用诸如第一多晶硅层的电荷存储材料层在半导体衬底上形成诸如包括多个非易失性存储元件的NAND串的电荷存储区的集合。 中间电介质层设置在电荷存储区域的上方。 将诸如第二多晶硅层的导电材料层沉积在衬底上并被蚀刻以形成用于存储元件组的选择晶体管的电荷存储区域和栅极区域的控制栅极。 从衬底的一部分去除第一层多晶硅,便于仅从第二层多晶硅制造选择晶体管栅极区。 外围电路形成也被并入到制造过程中以形成诸如高电压和逻辑晶体管的器件的栅极区域。 这些器件的栅极区域可以由形成存储器阵列的控制栅极的层形成。
    • 2. 发明授权
    • Methods of fabricating non-volatile memory with integrated peripheral circuitry and pre-isolation memory cell formation
    • 使用集成外围电路和预隔离存储器单元形成制造非易失性存储器的方法
    • US07582529B2
    • 2009-09-01
    • US12061641
    • 2008-04-02
    • George MatamisTakashi OrimotoMasaaki HigashitaniJames KaiTuan Pham
    • George MatamisTakashi OrimotoMasaaki HigashitaniJames KaiTuan Pham
    • H01L21/8247
    • H01L27/11543H01L27/105H01L27/115H01L27/11526H01L27/11541
    • Non-volatile semiconductor memory devices with dual control gate memory cells and methods of forming the same using integrated peripheral circuitry formation are provided. Strips of charge storage material elongated in a row direction across the surface of a substrate with strips of tunnel dielectric material therebetween are formed. Forming the strips defines the dimension of the resulting charge storage structures in the column direction. The strips of charge storage material can include multiple layers of charge storage material to form composite charge storage structures in one embodiment. Strips of control gate material are formed between strips of charge storage material adjacent in the column direction. The strips of charge storage and control gate material are divided along their lengths in the row direction as part of forming isolation trenches and columns of active areas. After dividing the strips, the charge storage material at the peripheral circuitry region of the substrate is etched to define a gate dimension in the column direction for a peripheral transistor. Control gate interconnects can be formed to connect together rows of isolated control gates to extrinsically form word lines.
    • 提供了具有双控制栅极存储器单元的非易失性半导体存储器件及其使用集成的外围电路形成形成其的方法。 形成沿着行方向延伸穿过衬底表面的电荷存储材料带,其间具有隧道介电材料带。 形成条带限定了所得电荷存储结构在列方向上的尺寸。 在一个实施例中,电荷存储材料条可以包括多层电荷存储材料以形成复合电荷存储结构。 控制栅极材料条形成在沿着列方向相邻的电荷存储材料的条带之间。 电荷存储和控制栅极材料条沿着它们在行方向上的长度被划分,作为形成隔离沟槽和有源区的列的一部分。 在分割条之后,蚀刻衬底的外围电路区域处的电荷存储材料,以便在外围晶体管的列方向上限定栅极尺寸。 可以形成控制栅极互连以将行隔离的控制栅极连接在一起,以外部地形成字线。
    • 3. 发明申请
    • Methods Of Forming Integrated Circuit Devices Using Composite Spacer Structures
    • 使用复合间隔结构形成集成电路器件的方法
    • US20080171406A1
    • 2008-07-17
    • US12014689
    • 2008-01-15
    • Takashi OrimotoGeorge MatamisJames KaiTuan PhamMasaaki HigashitaniHenry Chien
    • Takashi OrimotoGeorge MatamisJames KaiTuan PhamMasaaki HigashitaniHenry Chien
    • H01L21/8247
    • H01L27/115G11C16/0483H01L27/11521
    • Methods of fabricating integrated circuit devices are provided using composite spacer formation processes. A composite spacer structure is used to pattern and etch the layer stack when forming select features of the devices. A composite storage structure includes a first spacer formed from a first layer of spacer material and second and third spacers formed from a second layer of spacer material. The process is suitable for making devices with line and space sizes at less then the minimum resolvable feature size of the photolithographic processes being used. Moreover, equal line and space sizes at less than the minimum feature size. In one embodiment, an array of dual control gate non-volatile flash memory storage elements is formed using composite spacer structures. When forming the active areas of the substrate, with overlying strips of a layer stack and isolation regions therebetween, a composite spacer structure facilitates equal lengths of the strips and isolation regions therebetween.
    • 使用复合间隔物形成工艺提供制造集成电路器件的方法。 当形成设备的选择特征时,使用复合间隔物结构来图案化和蚀刻层堆叠。 复合存储结构包括由第一隔离物材料层形成的第一间隔物和由第二隔离物材料层形成的第二和第三间隔物。 该方法适用于制造具有小于所使用的光刻工艺的最小可分辨特征尺寸的线和空间尺寸的装置。 此外,等于线和空间大小小于最小特征尺寸。 在一个实施例中,使用复合间隔结构形成双控制非易失性闪存存储元件阵列。 当形成衬底的活性区域时,具有叠层的叠层和隔离区之间的复合间隔结构有利于条之间的等长长度和隔离区。
    • 4. 发明授权
    • Methods of fabricating non-volatile memory with integrated select and peripheral circuitry and post-isolation memory cell formation
    • 使用集成选择和外围电路和后隔离存储器单元形成制造非易失性存储器的方法
    • US07592223B2
    • 2009-09-22
    • US12061642
    • 2008-04-02
    • Tuan PhamTakashi OrimotoMasaaki HigashitaniJames KaiGeorge Matamis
    • Tuan PhamTakashi OrimotoMasaaki HigashitaniJames KaiGeorge Matamis
    • H01L21/8247
    • H01L27/11543H01L27/105H01L27/115H01L27/11526H01L27/11541
    • Non-volatile semiconductor memory devices with dual control gate memory cells and methods of forming the same using integrated select and peripheral circuitry formation are provided. Strips of charge storage material elongated in a column direction across the surface of a substrate with strips of tunnel dielectric material therebetween are formed. The strips of charge storage material can include multiple layers of charge storage material to form composite charge storage structures in one embodiment. After forming isolation trenches in the substrate between active areas below the strips of charge storage material, spacer-assisted patterning is used to form a pattern at the memory array region. Strips of photoresist are patterned over a portion of the pattern at the memory array. Photoresist is also applied at the peripheral circuitry region. At least a portion of the layer stack is etched using the photoresist as a mask before removing the photoresist and etching the strips of charge storage material to form the charge storage structures.
    • 提供了具有双控制栅极存储器单元的非易失性半导体存储器件及其使用集成选择和外围电路形成的方法。 形成沿着柱方向延伸穿过衬底表面的电荷存储材料带,其间具有隧道介电材料带。 在一个实施例中,电荷存储材料条可以包括多层电荷存储材料以形成复合电荷存储结构。 在电荷存储材料条带之下的有源区域中的衬底中形成隔离沟槽之后,使用间隔物辅助图案化以在存储器阵列区域形成图案。 在存储器阵列上的图案的一部分上图案化的光致抗蚀剂条纹。 光刻胶也被应用在外围电路区域。 在去除光致抗蚀剂并蚀刻电荷存储材料条之前,使用光致抗蚀剂作为掩模来蚀刻层叠体的至少一部分,以形成电荷存储结构。
    • 5. 发明申请
    • Methods Of Fabricating Non-Volatile Memory With Integrated Select And Peripheral Circuitry And Post-Isolation Memory Cell Formation
    • 使用集成选择和外围电路和后隔离存储器单元形成的非易失性存储器的制造方法
    • US20080268596A1
    • 2008-10-30
    • US12061642
    • 2008-04-02
    • Tuan PhamTakashi OrimotoMasaaki HigashitaniJames KaiGeorge Matamis
    • Tuan PhamTakashi OrimotoMasaaki HigashitaniJames KaiGeorge Matamis
    • H01L21/336
    • H01L27/11543H01L27/105H01L27/115H01L27/11526H01L27/11541
    • Non-volatile semiconductor memory devices with dual control gate memory cells and methods of forming the same using integrated select and peripheral circuitry formation are provided. Strips of charge storage material elongated in a column direction across the surface of a substrate with strips of tunnel dielectric material therebetween are formed. The strips of charge storage material can include multiple layers of charge storage material to form composite charge storage structures in one embodiment. After forming isolation trenches in the substrate between active areas below the strips of charge storage material, spacer-assisted patterning is used to form a pattern at the memory array region. Strips of photoresist are patterned over a portion of the pattern at the memory array. Photoresist is also applied at the peripheral circuitry region. At least a portion of the layer stack is etched using the photoresist as a mask before removing the photoresist and etching the strips of charge storage material to form the charge storage structures.
    • 提供了具有双控制栅极存储器单元的非易失性半导体存储器件及其使用集成选择和外围电路形成的方法。 形成沿着柱方向延伸穿过衬底表面的电荷存储材料带,其间具有隧道介电材料带。 在一个实施例中,电荷存储材料条可以包括多层电荷存储材料以形成复合电荷存储结构。 在电荷存储材料条带之下的有源区域中的衬底中形成隔离沟槽之后,使用间隔物辅助图案化以在存储器阵列区域形成图案。 在存储器阵列上的图案的一部分上图案化的光致抗蚀剂条纹。 光刻胶也被应用在外围电路区域。 在去除光致抗蚀剂并蚀刻电荷存储材料条之前,使用光致抗蚀剂作为掩模来蚀刻层叠体的至少一部分,以形成电荷存储结构。
    • 6. 发明授权
    • Methods of forming integrated circuit devices using composite spacer structures
    • 使用复合间隔结构形成集成电路器件的方法
    • US07795080B2
    • 2010-09-14
    • US12014689
    • 2008-01-15
    • Takashi OrimotoGeorge MatamisJames KaiTuan PhamMasaaki HigashitaniHenry Chien
    • Takashi OrimotoGeorge MatamisJames KaiTuan PhamMasaaki HigashitaniHenry Chien
    • H01L21/82
    • H01L27/115G11C16/0483H01L27/11521
    • Methods of fabricating integrated circuit devices are provided using composite spacer formation processes. A composite spacer structure is used to pattern and etch the layer stack when forming select features of the devices. A composite storage structure includes a first spacer formed from a first layer of spacer material and second and third spacers formed from a second layer of spacer material. The process is suitable for making devices with line and space sizes at less then the minimum resolvable feature size of the photolithographic processes being used. Moreover, equal line and space sizes at less than the minimum feature size are possible. In one embodiment, an array of dual control gate non-volatile flash memory storage elements is formed using composite spacer structures. When forming the active areas of the substrate, with overlying strips of a layer stack and isolation regions therebetween, a composite spacer structure facilitates equal lengths of the strips and isolation regions therebetween.
    • 使用复合间隔物形成工艺提供制造集成电路器件的方法。 当形成设备的选择特征时,使用复合间隔物结构来图案化和蚀刻层堆叠。 复合存储结构包括由第一隔离物材料层形成的第一间隔物和由第二隔离物材料层形成的第二和第三间隔物。 该方法适用于制造具有小于所使用的光刻工艺的最小可分辨特征尺寸的线和空间尺寸的装置。 此外,等于线和空间尺寸小于最小特征尺寸是可能的。 在一个实施例中,使用复合间隔结构形成双控制非易失性闪存存储元件阵列。 当形成衬底的活性区域时,具有叠层的叠层和隔离区之间的复合间隔结构有利于条之间的等长长度和隔离区。
    • 7. 发明申请
    • Methods Of Fabricating Non-Volatile Memory With Integrated Peripheral Circuitry And Pre-Isolation Memory Cell Formation
    • 使用集成外围电路和预隔离存储器单元形成的非易失性存储器的制造方法
    • US20080248622A1
    • 2008-10-09
    • US12061641
    • 2008-04-02
    • George MatamisTakashi OrimotoMasaaki HigashitaniJames KaiTuan Pham
    • George MatamisTakashi OrimotoMasaaki HigashitaniJames KaiTuan Pham
    • H01L21/336
    • H01L27/11543H01L27/105H01L27/115H01L27/11526H01L27/11541
    • Non-volatile semiconductor memory devices with dual control gate memory cells and methods of forming the same using integrated peripheral circuitry formation are provided. Strips of charge storage material elongated in a row direction across the surface of a substrate with strips of tunnel dielectric material therebetween are formed. Forming the strips defines the dimension of the resulting charge storage structures in the column direction. The strips of charge storage material can include multiple layers of charge storage material to form composite charge storage structures in one embodiment. Strips of control gate material are formed between strips of charge storage material adjacent in the column direction. The strips of charge storage and control gate material are divided along their lengths in the row direction as part of forming isolation trenches and columns of active areas. After dividing the strips, the charge storage material at the peripheral circuitry region of the substrate is etched to define a gate dimension in the column direction for a peripheral transistor. Control gate interconnects can be formed to connect together rows of isolated control gates to extrinsically form word lines.
    • 提供了具有双控制栅极存储器单元的非易失性半导体存储器件及其使用集成的外围电路形成形成其的方法。 形成沿着行方向延伸穿过衬底表面的电荷存储材料带,其间具有隧道介电材料带。 形成条带限定了所得电荷存储结构在列方向上的尺寸。 在一个实施例中,电荷存储材料条可以包括多层电荷存储材料以形成复合电荷存储结构。 控制栅极材料条形成在沿着列方向相邻的电荷存储材料的条带之间。 电荷存储和控制栅极材料条沿着它们在行方向上的长度被划分,作为形成隔离沟槽和有源区的列的一部分。 在分割条之后,蚀刻衬底的外围电路区域处的电荷存储材料,以便在外围晶体管的列方向上限定栅极尺寸。 可以形成控制栅极互连以将行隔离的控制栅极连接在一起,以外部地形成字线。
    • 8. 发明授权
    • Integrated non-volatile memory and peripheral circuitry fabrication
    • 集成的非易失性存储器和外围电路制造
    • US07704832B2
    • 2010-04-27
    • US12058512
    • 2008-03-28
    • James KaiTuan PhamMasaaki HigashitaniGeorge MatamisTakashi Orimoto
    • James KaiTuan PhamMasaaki HigashitaniGeorge MatamisTakashi Orimoto
    • H01L21/8247
    • H01L27/11529H01L27/105H01L27/115H01L27/11526H01L27/11536H01L27/11539
    • Non-volatile memory and integrated memory and peripheral circuitry fabrication processes are provided. Sets of charge storage regions, such as NAND strings including multiple non-volatile storage elements, are formed over a semiconductor substrate using a layer of charge storage material such as a first layer of polysilicon. An intermediate dielectric layer is provided over the charge storage regions. A layer of conductive material such as a second layer of polysilicon is deposited over the substrate and etched to form the control gates for the charge storage regions and the gate regions of the select transistors for the sets of storage elements. The first layer of polysilicon is removed from a portion of the substrate, facilitating fabrication of the select transistor gate regions from only the second layer of polysilicon. Peripheral circuitry formation is also incorporated into the fabrication process to form the gate regions for devices such as high voltage and logic transistors. The gate regions of these devices can be formed from the layer forming the control gates of the memory array.
    • 提供非易失性存储器和集成存储器和外围电路制造工艺。 使用诸如第一多晶硅层的电荷存储材料层在半导体衬底上形成诸如包括多个非易失性存储元件的NAND串的电荷存储区的集合。 中间电介质层设置在电荷存储区域的上方。 将诸如第二多晶硅层的导电材料层沉积在衬底上并被蚀刻以形成用于存储元件组的选择晶体管的电荷存储区域和栅极区域的控制栅极。 从衬底的一部分去除第一层多晶硅,便于仅从第二层多晶硅制造选择晶体管栅极区。 外围电路形成也被并入到制造过程中以形成诸如高电压和逻辑晶体管的器件的栅极区域。 这些器件的栅极区域可以由形成存储器阵列的控制栅极的层形成。
    • 10. 发明申请
    • Spacer Patterns Using Assist Layer For High Density Semiconductor Devices
    • 使用高密度半导体器件辅助层的间隔图
    • US20100240182A1
    • 2010-09-23
    • US12791103
    • 2010-06-01
    • James KaiGeorge MatamisTuan Duc PhamMasaaki HigashitaniTakashi Orimoto
    • James KaiGeorge MatamisTuan Duc PhamMasaaki HigashitaniTakashi Orimoto
    • H01L21/336
    • H01L27/115H01L27/11521H01L27/11524
    • High density semiconductor devices and methods of fabricating the same are provided. Spacer fabrication techniques are utilized to form circuit elements having reduced feature sizes, which in some instances are smaller than the smallest lithographically resolvable element size of the process being used. Spacers are formed that serve as a mask for etching one or more layers beneath the spacers. An etch stop pad layer having a material composition substantially similar to the spacer material is provided between a dielectric layer and an insulating sacrificial layer such as silicon nitride. When etching the sacrificial layer, the matched pad layer provides an etch stop to avoid damaging and reducing the size of the dielectric layer. The matched material compositions further provide improved adhesion for the spacers, thereby improving the rigidity and integrity of the spacers.
    • 提供了高密度半导体器件及其制造方法。 利用间隔制造技术来形成具有减小的特征尺寸的电路元件,其在一些情况下小于正在使用的工艺的最小光刻可分辨元件尺寸。 形成隔板,其用作蚀刻间隔物下面的一个或多个层的掩模。 具有与间隔物材料基本相似的材料组成的蚀刻停止垫层设置在电介质层和诸如氮化硅的绝缘牺牲层之间。 当蚀刻牺牲层时,匹配的焊盘层提供蚀刻停止以避免损坏并减小电介质层的尺寸。 匹配的材料组合物还提供了用于间隔物的改进的粘合性,从而提高了间隔物的刚度和完整性。