会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 10. 发明申请
    • DECIMAL AND BINARY FLOATING POINT ROUNDING
    • 十进制和二进制浮点数
    • US20170068517A1
    • 2017-03-09
    • US15354151
    • 2016-11-17
    • International Business Machines Corporation
    • Steven R. CarloughKlaus M. KroenerPetra LeberCedric LichtenauSilvia M. Mueller
    • G06F7/485G06F7/499
    • G06F7/485G06F7/49915G06F7/49947
    • Arithmetic logic circuitry is provided for performing a floating point arithmetic add/subtract operation on first and second floating point numbers. The method includes: generating a guard digit for the first or second number by transforming the first and second numbers by a compressing function; determining a result depending on the arithmetic operation, a sum of the transformed floating point numbers, and first and second differences of the transformed floating point numbers, and determining a corresponding result plus one by additionally adding a value of one to the result; generating injection values for rounding the final result; generating injection carry values based on the transformed first and second numbers and the injection values; and selecting the final result from the result, the result plus one, and a least significant digit, based on the injection carry values and the end around carry signals.
    • 提供算术逻辑电路用于对第一和第二浮点数进行浮点运算加减运算。 该方法包括:通过压缩函数变换第一和第二数字来产生第一或第二数字的保护数字; 根据算术运算确定结果,转换浮点数的总和以及经变换的浮点数的第一和第二差,并且通过向结果另外添加一个值来确定相应的结果加1; 产生用于舍入最终结果的注入值; 基于变换的第一和第二数字和注入值产生喷射进位值; 并根据注入进位值和结束周围进位信号从结果中选择最终结果,结果加1和最低有效数字。