会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Recycling charges
    • 回收费用
    • US08587991B2
    • 2013-11-19
    • US13429082
    • 2012-03-23
    • Young Seog KimKuoyuan (Peter) HsuDerek C. TaoYoung Suk Kim
    • Young Seog KimKuoyuan (Peter) HsuDerek C. TaoYoung Suk Kim
    • G11C11/00G11C7/00G11C5/14
    • G11C11/412
    • A circuit includes a first node; a second node; a first PMOS transistor having a source coupled to the first node, a drain coupled to a first control transistor, and a gate driven by a first voltage; and a first NMOS transistor having a source coupled to the second node, a drain coupled to the first control transistor, and a gate driven by a second voltage. The first PMOS transistor is configured to automatically turn off based on the first voltage and a first node voltage at the first node. The first NMOS transistor is configured to automatically turn off based on the second voltage and a second node voltage at the second node. When the first PMOS transistor, the control transistor, and the first NMOS transistor are on, the first node voltage is lowered while the second voltage is raised.
    • 电路包括第一节点; 第二个节点; 具有耦合到第一节点的源极的第一PMOS晶体管,耦合到第一控制晶体管的漏极和由第一电压驱动的栅极; 以及第一NMOS晶体管,其具有耦合到第二节点的源极,耦合到第一控制晶体管的漏极和由第二电压驱动的栅极。 第一PMOS晶体管被配置为基于第一节点处的第一电压和第一节点电压自动关闭。 第一NMOS晶体管被配置为基于第二节点处的第二电压和第二节点电压自动关闭。 当第一PMOS晶体管,控制晶体管和第一NMOS晶体管导通时,第一节点电压降低,而第二电压升高。
    • 3. 发明授权
    • Recycling charges
    • 回收费用
    • US08159862B2
    • 2012-04-17
    • US12843366
    • 2010-07-26
    • Young Seog KimKuoyuan (Peter) HsuDerek C. TaoYoung Suk Kim
    • Young Seog KimKuoyuan (Peter) HsuDerek C. TaoYoung Suk Kim
    • G11C11/00G11C7/00G11C5/14
    • G11C11/412
    • A circuit includes a first node; a second node; a first PMOS transistor having a source coupled to the first node, a drain coupled to a first control transistor, and a gate driven by a first voltage; and a first NMOS transistor having a source coupled to the second node, a drain coupled to the first control transistor, and a gate driven by a second voltage. The first PMOS transistor is configured to automatically turn off based on the first voltage and a first node voltage at the first node. The first NMOS transistor is configured to automatically turn off based on the second voltage and a second node voltage at the second node. When the first PMOS transistor, the control transistor, and the first NMOS transistor are on, the first node voltage is lowered while the second voltage is raised.
    • 电路包括第一节点; 第二个节点; 具有耦合到第一节点的源极的第一PMOS晶体管,耦合到第一控制晶体管的漏极和由第一电压驱动的栅极; 以及第一NMOS晶体管,其具有耦合到第二节点的源极,耦合到第一控制晶体管的漏极和由第二电压驱动的栅极。 第一PMOS晶体管被配置为基于第一节点处的第一电压和第一节点电压自动关闭。 第一NMOS晶体管被配置为基于第二节点处的第二电压和第二节点电压自动关闭。 当第一PMOS晶体管,控制晶体管和第一NMOS晶体管导通时,第一节点电压降低,而第二电压升高。