会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Method of forming a semiconductor device with isolation and well regions
    • 形成具有隔离和阱区的半导体器件的方法
    • US06440805B1
    • 2002-08-27
    • US09516970
    • 2000-02-29
    • Xiaodong WangMichael P. WooCraig S. LageHong Tian
    • Xiaodong WangMichael P. WooCraig S. LageHong Tian
    • H01L21336
    • H01L21/761H01L21/26533H01L21/76224
    • A semiconductor device and its method of fabrication are disclosed. The method includes forming a first well region in a semiconductor substrate. The semiconductor substrate includes a first doped region below the first well region. The first well region and the first doped region are doped with a first type dopant and the first well region is electrically connected to the first doped region. An isolation region is formed between the first well region and the first doped region. The isolation region is electrically connected to a second well region. The isolation region and the second well region are doped with a second dopant type The second dopant type is opposite the first dopant type. In one embodiment, the first type dopant includes a p-type dopant, and the second type dopant includes an n-type dopant. The method may further include, forming a second doped region within the first well region and below the isolation region. A third doped region with the first type dopant may be formed over the isolation region. The method may further include forming a gate electrode over the semiconductor substrate, forming source/drain regions adjacent the gate electrode and forming a protective charge recombination region below the gate electrode and the source/drain regions.
    • 公开了一种半导体器件及其制造方法。 该方法包括在半导体衬底中形成第一阱区。 半导体衬底包括在第一阱区下面的第一掺杂区。 第一阱区域和第一掺杂区域掺杂有第一类型掺杂剂,并且第一阱区域电连接到第一掺杂区域。 在第一阱区和第一掺杂区之间形成隔离区。 隔离区电连接到第二阱区。 隔离区域和第二阱区域掺杂有第二掺杂剂类型。第二掺杂剂类型与第一掺杂剂类型相反。 在一个实施例中,第一类型掺杂剂包括p型掺杂剂,第二类掺杂剂包括n型掺杂剂。 该方法还可以包括:在第一阱区域内和隔离区域下方形成第二掺杂区域。 可以在隔离区域上形成具有第一类型掺杂剂的第三掺杂区域。 该方法还可以包括在半导体衬底上形成栅电极,形成与栅电极相邻的源/漏区,并在栅电极和源极/漏极区之下形成保护电荷复合区。
    • 4. 发明授权
    • Method of forming a ferromagnetic memory device
    • 形成铁磁存储器件的方法
    • US5389566A
    • 1995-02-14
    • US218395
    • 1994-03-28
    • Craig S. Lage
    • Craig S. Lage
    • G11C11/06H01L21/70H01L27/00
    • G11C11/06035G11C11/06042
    • A ferromagnetic memory circuit (10) and a ferromagnetic memory device (15) which has a substrate (42). Within the substrate (42), a first current electrode (44) and a second current electrode (46) are formed. A control electrode (50) is formed to control current flow between the first and second current electrodes (44 and 46). A ferromagnetic region (68) is used to store a logic value via magnetic flux. Two conductive layers (62 and 70) and a conductive spacer (78) form a sense conductor for device (15). The sense conductor is used to externally provide the logic value stored in the device (15). A conductive layer (82) forms a program/erase line for altering the logic value stored in the device (15). A logic one or a logic zero is stored in ferromagnetic region (68) depending upon a direction and a magnitude of current flow through conductive layer (82).
    • 铁磁存储器电路(10)和具有衬底(42)的铁磁存储器件(15)。 在基板(42)内形成第一电流电极(44)和第二电流电极(46)。 形成控制电极(50)以控制第一和第二电流电极(44和46)之间的电流。 铁磁区域(68)用于通过磁通量存储逻辑值。 两个导电层(62和70)和导电间隔物(78)形成用于装置(15)的感测导体。 感测导体用于外部提供存储在设备(15)中的逻辑值。 导电层(82)形成用于改变存储在装置(15)中的逻辑值的编程/擦除线。 取决于通过导电层(82)的电流的方向和大小,将逻辑1或逻辑零存储在铁磁区域(68)中。
    • 6. 发明授权
    • Ferromagnetic memory device
    • 铁磁存储器件
    • US5329486A
    • 1994-07-12
    • US096204
    • 1993-07-23
    • Craig S. Lage
    • Craig S. Lage
    • G11C11/06G11C17/02
    • G11C11/06035G11C11/06042
    • A ferromagnetic memory circuit (10) and a ferromagnetic memory device (15) which has a substrate (42). Within the substrate (42), a first current electrode (44) and a second current electrode (46) are formed. A control electrode (50) is formed to control current flow between the first and second current electrodes (44 and 46). A ferromagnetic region (68) is used to store a logic value via magnetic flux. Two conductive layers (62 and 70) and a conductive spacer (78) form a sense conductor for device (15). The sense conductor is used to externally provide the logic value stored in the device (15). A conductive layer (82) forms a program/erase line for altering the logic value stored in the device (15). A logic one or a logic zero is stored in ferromagnetic region (68) depending upon a direction and a magnitude of current flow through conductive layer (82).
    • 铁磁存储器电路(10)和具有衬底(42)的铁磁存储器件(15)。 在基板(42)内形成第一电流电极(44)和第二电流电极(46)。 形成控制电极(50)以控制第一和第二电流电极(44和46)之间的电流。 铁磁区域(68)用于通过磁通量存储逻辑值。 两个导电层(62和70)和导电间隔物(78)形成用于装置(15)的感测导体。 感测导体用于外部提供存储在设备(15)中的逻辑值。 导电层(82)形成用于改变存储在装置(15)中的逻辑值的编程/擦除线。 取决于通过导电层(82)的电流的方向和大小,将逻辑1或逻辑零存储在铁磁区域(68)中。
    • 7. 发明授权
    • Process for fabricating a self aligned interconnect structure in a
semiconductor device
    • 在半导体器件中制造自对准互连结构的工艺
    • US5360757A
    • 1994-11-01
    • US25459
    • 1993-03-03
    • Craig S. Lage
    • Craig S. Lage
    • H01L21/8244H01L27/11H01L21/70H01L27/00
    • H01L27/11H01L27/1108
    • A process for fabricating stacked gate structures (10, 11) and local interconnects (50, 52), in which portions (32, 34) of the thin-film channel layers (20, 22) are exposed by etching away portions of overlying insulating layers (28, 30). A masking layer (40) is formed to overlie the thin-film channel layers (20, 22) and the insulation layers (28, 30), and openings (42, 44) are formed in the insulation layer (40). The openings (42, 44) expose the exposed portions (32, 34) of the thin-film layers (20, 22) and portions (46, 48) of the substrate (12). Interconnects pads (50, 52) are formed to overlie the masking layer (40) and electrically contact the exposed portions of the thinfilm layers (20, 22) and the exposed portions (46,48) of the substrate (12). In regions where the insulation layers (28, 30) have not been removed, an interconnect pad (52) electrically contacts only a portion (48) of the substrate (12 ). In regions where insulation layers (28, 30) are removed, an interconnect pad (50) electrically contacts both the thin-film channel layer (22) and a portion (46) of the substrate (12).
    • 一种用于制造堆叠栅极结构(10,11)和局部互连(50,52)的工艺,其中薄膜沟道层(20,22)的部分(32,34)通过蚀刻去除部分上覆绝缘体 层(28,30)。 掩模层(40)形成为覆盖在薄膜沟道层(20,22)和绝缘层(28,30)上,并且在绝缘层(40)中形成开口(42,44)。 开口(42,44)暴露薄膜层(20,22)的暴露部分(32,34)和基底(12)的部分(46,48)。 互连焊盘(50,52)形成为覆盖掩模层(40)并与薄膜层(20,22)的暴露部分和基板(12)的暴露部分(46,48)电接触。 在没有去除绝缘层(28,30)的区域中,互连衬垫(52)只电接触衬底(12)的一部分(48)。 在去除绝缘层(28,30)的区域中,互连焊盘(50)与薄膜通道层(22)和衬底(12)的一部分(46)电接触。
    • 9. 发明授权
    • Process for forming a static-random-access memory cell
    • 形成静态随机存取存储单元的过程
    • US5422296A
    • 1995-06-06
    • US232968
    • 1994-04-25
    • Craig S. Lage
    • Craig S. Lage
    • H01L21/8244H01L21/70
    • H01L27/11Y10S257/903
    • An SRAM cell includes a pair of cross-coupled inverters where each inverter includes vertical n-channel and p-channel transistors having a gate electrode that is shared between the transistors that make up each inverter. The gate electrodes for the inverters laterally surround the channel regions of the p-channel load transistors to achieve a relatively high beta ratio without occupying a large amount of substrate surface area. Also, the gate electrodes increase the amount of capacitance of the storage nodes and decreases the soft error rate. The active regions of the latch transistors are electrically isolated from the substrate by a buried oxide layer, thereby decreasing the chances of latch-up.
    • SRAM单元包括一对交叉耦合的反相器,其中每个反相器包括垂直的n沟道和p沟道晶体管,其具有在构成每个反相器的晶体管之间共享的栅电极。 用于逆变器的栅电极横向围绕p沟道负载晶体管的沟道区域,以实现相对高的β比例而不占据大量的衬底表面积。 此外,栅电极增加了存储节点的电容量并降低了软错误率。 锁存晶体管的有源区通过掩埋氧化物层与衬底电隔离,由此降低闩锁的可能性。
    • 10. 发明授权
    • Magnetic random access memory having a vertical write line
    • 具有垂直写入线的磁性随机存取存储器
    • US06621730B1
    • 2003-09-16
    • US10228684
    • 2002-08-27
    • Craig S. Lage
    • Craig S. Lage
    • G11C1100
    • H01L27/228B82Y10/00G11C11/16H01L43/08H01L43/12
    • A magnetic random access memory (MRAM) device is formed having a fixed magnetic layer, a free magnetic layer and a first dielectric layer between them in a recess. A metal plug and an optional second dielectric layer are also formed in the recess. The metal plug serves as a write path. A word line in the MRAM cell is the gate electrode of a transistor used to both write and read the MRAM device. To write the device a current travels in a substantially vertical direction and therefore only affects one MRAM cell, thereby not affecting adjacent cells. Data storage is thereby improved.
    • 磁性随机存取存储器(MRAM)器件形成为在凹陷中具有固定的磁性层,自由磁性层和它们之间的第一介电层。 在凹部中也形成金属插头和可选的第二电介质层。 金属插头用作写入路径。 MRAM单元中的字线是用于写入和读取MRAM器件的晶体管的栅电极。 为了写入器件,电流在基本上垂直的方向上行进,因此仅影响一个MRAM单元,从而不影响相邻单元。 从而改善数据存储。