会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Strained silicon MOS devices
    • 应变硅MOS器件
    • US07342289B2
    • 2008-03-11
    • US10637351
    • 2003-08-08
    • Chien-Chao HuangChung-Hu GeWen-Chin LeeChenming HuCarlos H. DiazFu-Liang Yang
    • Chien-Chao HuangChung-Hu GeWen-Chin LeeChenming HuCarlos H. DiazFu-Liang Yang
    • H01L29/76
    • H01L29/6659H01L21/823807H01L21/823814H01L21/823828H01L29/665H01L29/6656H01L29/7833H01L29/7842H01L29/7843
    • A structure to improve carrier mobility of a MOS device in an integrated circuit. The structure comprises a semiconductor substrate, containing a source region and a drain region; a conductive gate overlying a gate dielectric layer on the semiconductor substrate; a conformal stress film covering the source region, the drain region, and the conductive gate. In addition, the structure may comprise a semiconductor substrate, containing a source region and a drain region; a conductive gate overlying a gate dielectric layer on the semiconductor substrate; a plurality of stress films covering the source region, the drain region, and the conductive gate. Moreover, the structure may comprise a semiconductor substrate, containing a source region and a drain region; a conductive gate overlying a gate dielectric layer on the semiconductor substrate; a spacer disposed adjacent to the conductive gate, the spacer having a width less than 550 angstroms; a stress film covering the source region, the drain region, the conductive gate, and the spacer.
    • 一种提高集成电路中MOS器件的载流子迁移率的结构。 该结构包括含有源区和漏区的半导体衬底; 覆盖半导体衬底上的栅极电介质层的导电栅极; 覆盖源极区域,漏极区域和导电栅极的共形应力膜。 此外,该结构可以包括含有源极区和漏极区的半导体衬底; 覆盖半导体衬底上的栅极电介质层的导电栅极; 覆盖源极区域,漏极区域和导电栅极的多个应力膜。 此外,该结构可以包括含有源极区和漏极区的半导体衬底; 覆盖半导体衬底上的栅极电介质层的导电栅极; 间隔件设置成与导电栅极相邻,间隔物具有小于550埃的宽度; 覆盖源极区域,漏极区域,导电栅极和间隔物的应力膜。
    • 3. 发明申请
    • Strained silicon MOS devices
    • 应变硅MOS器件
    • US20050032321A1
    • 2005-02-10
    • US10637351
    • 2003-08-08
    • Chien-Chao HuangChung-Hu GeWen-Chin LeeChenming HuCarlos DiazFu-Liang Yang
    • Chien-Chao HuangChung-Hu GeWen-Chin LeeChenming HuCarlos DiazFu-Liang Yang
    • H01L21/336H01L21/8238H01L29/78
    • H01L29/6659H01L21/823807H01L21/823814H01L21/823828H01L29/665H01L29/6656H01L29/7833H01L29/7842H01L29/7843
    • A structure to improve carrier mobility of a MOS device in an integrated circuit. The structure comprises a semiconductor substrate, containing a source region and a drain region; a conductive gate overlying a gate dielectric layer on the semiconductor substrate; a conformal stress film covering the source region, the drain region, and the conductive gate. In addition, the structure may comprise a semiconductor substrate, containing a source region and a drain region; a conductive gate overlying a gate dielectric layer on the semiconductor substrate; a plurality of stress films covering the source region, the drain region, and the conductive gate. Moreover, the structure may comprise a semiconductor substrate, containing a source region and a drain region; a conductive gate overlying a gate dielectric layer on the semiconductor substrate; a spacer disposed adjacent to the conductive gate, the spacer having a width less than 550 angstroms; a stress film covering the source region, the drain region, the conductive gate, and the spacer.
    • 一种提高集成电路中MOS器件的载流子迁移率的结构。 该结构包括含有源区和漏区的半导体衬底; 覆盖半导体衬底上的栅极电介质层的导电栅极; 覆盖源极区域,漏极区域和导电栅极的共形应力膜。 此外,该结构可以包括含有源极区和漏极区的半导体衬底; 覆盖半导体衬底上的栅极电介质层的导电栅极; 覆盖源极区域,漏极区域和导电栅极的多个应力膜。 此外,该结构可以包括含有源极区和漏极区的半导体衬底; 覆盖半导体衬底上的栅极电介质层的导电栅极; 间隔件设置成与导电栅极相邻,间隔物具有小于550埃的宽度; 覆盖源极区域,漏极区域,导电栅极和间隔物的应力膜。
    • 9. 发明申请
    • Novel CMOS device
    • 新型CMOS器件
    • US20060138557A1
    • 2006-06-29
    • US11356865
    • 2006-02-17
    • Chien-Chao HuangChao-Hsing WangChung-Hu GeChenming Hu
    • Chien-Chao HuangChao-Hsing WangChung-Hu GeChenming Hu
    • H01L29/76
    • H01L29/7843H01L21/823807H01L21/823828
    • A method comprising providing a substrate having an NMOS device adjacent a PMOS device and forming a first stress layer over the NMOS and PMOS devices, wherein the first stress layer comprises a first tensile-stress layer or a compression-stress layer. An etch stop layer is formed over the first stress layer, and portions of the first stress layer and the etch stop layer are removed from over the NMOS device, leaving the first stress layer and the etch stop layer over the PMOS device. A second tensile-stress layer is formed over the NMOS device and over the first stress layer and the etch stop layer, and portions of the second tensile-stress layer and the etch stop layer are removed from over the PMOS device, leaving the second tensile-stress layer over the NMOS device.
    • 一种方法,包括提供具有邻近PMOS器件的NMOS器件的衬底,并在所述NMOS和PMOS器件上形成第一应力层,其中所述第一应力层包括第一拉伸应力层或压缩应力层。 在第一应力层上形成蚀刻停止层,并且从NMOS器件上去除第一应力层和蚀刻停止层的部分,留下PMOS器件上的第一应力层和蚀刻停止层。 第二拉伸应力层形成在NMOS器件上并且在第一应力层和蚀刻停止层上方,并且第二拉伸应力层和蚀刻停止层的部分从PMOS器件上除去,留下第二拉伸 在NMOS器件上的应力层。
    • 10. 发明授权
    • CMOS device
    • CMOS器件
    • US07022561B2
    • 2006-04-04
    • US10307619
    • 2002-12-02
    • Chien-Chao HuangChao-Hsing WangChung-Hu GeChenming Hu
    • Chien-Chao HuangChao-Hsing WangChung-Hu GeChenming Hu
    • H01L21/336H01L21/8238
    • H01L29/7843H01L21/823807H01L21/823828
    • A method comprising providing a substrate having an NMOS device adjacent a PMOS device and forming a first stress layer over the NMOS and PMOS devices, wherein the first stress layer comprises a first tensile-stress layer or a compression-stress layer. An etch stop layer is formed over the first stress layer, and portions of the first stress layer and the etch stop layer are removed from over the NMOS device, leaving the first stress layer and the etch stop layer over the PMOS device. A second tensile-stress layer is formed over the NMOS device and over the first stress layer and the etch stop layer, and portions of the second tensile-stress layer and the etch stop layer are removed from over the PMOS device, leaving the second tensile-stress layer over the NMOS device.
    • 一种方法,包括提供具有邻近PMOS器件的NMOS器件的衬底,并在所述NMOS和PMOS器件上形成第一应力层,其中所述第一应力层包括第一拉伸应力层或压缩应力层。 在第一应力层上形成蚀刻停止层,并且从NMOS器件上去除第一应力层和蚀刻停止层的部分,留下PMOS器件上的第一应力层和蚀刻停止层。 第二拉伸应力层形成在NMOS器件上并且在第一应力层和蚀刻停止层上方,并且第二拉伸应力层和蚀刻停止层的部分从PMOS器件上除去,留下第二拉伸 在NMOS器件上的应力层。