会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明授权
    • Integrated circuits with clock selection circuitry
    • 具有时钟选择电路的集成电路
    • US09515880B1
    • 2016-12-06
    • US13338898
    • 2011-12-28
    • Ramanand VenkataHenry Y. LuiVictor MaruriDavid W. MendelAndrew Bellis
    • Ramanand VenkataHenry Y. LuiVictor MaruriDavid W. MendelAndrew Bellis
    • G06F15/177G06F1/00G06F1/04G06F15/16H04L12/24G06F1/10G06F17/50G06F9/445
    • H04L41/0816G06F1/04G06F1/10G06F9/44505G06F17/5054H04J3/0688H04J3/0691H04J3/0697H04L41/0813
    • An integrated circuit device may include processing circuits that can be dynamically reconfigured to perform different tasks each of which utilizes different system clock resources. The device may include clock selection circuitry that can selectively route desired clock signals to corresponding processing circuits. The clock signal provided to each processing circuit may be selected based on a current configuration of that processing circuit. Client processing circuits in a network switch may be coupled to interchangeable client networks. The client processing circuits may be dynamically reconfigured based on characteristics of the client networks that are currently coupled to the network switch. By dynamically selecting which clock resources are provided to the processing circuits, clock resources such as global clock signals that are relatively scarce may be reserved for processing circuits that can only function with the relatively scarce clock resources. Arranged in this way, clock resource utilization may be continuously optimized.
    • 集成电路设备可以包括可以动态地重新配置以执行不同的任务的处理电路,每个任务利用不同的系统时钟资源。 该装置可以包括时钟选择电路,其可以选择性地将期望的时钟信号路由到相应的处理电路。 可以基于该处理电路的当前配置来选择提供给每个处理电路的时钟信号。 网络交换机中的客户端处理电路可以耦合到可互换的客户端网络。 可以基于当前耦合到网络交换机的客户端网络的特性来动态地重新配置客户端处理电路。 通过动态地选择哪些时钟资源被提供给处理电路,诸如相对稀少的全局时钟信号的时钟资源可以被保留用于只能用相对稀少的时钟资源起作用的处理电路。 以这种方式安排,可以不断优化时钟资源利用。
    • 5. 发明授权
    • Byte alignment for serial data receiver
    • 串行数据接收器的字节对齐
    • US06970117B1
    • 2005-11-29
    • US10789406
    • 2004-02-26
    • Henry Y. LuiChong H. LeeRakesh PatelRamanand VenkataJohn LamVinson ChanMalik Kabani
    • Henry Y. LuiChong H. LeeRakesh PatelRamanand VenkataJohn LamVinson ChanMalik Kabani
    • H03M9/00H04L7/02
    • H04L7/0054H03M9/00
    • A serial data interface for a programmable logic device includes a receiver that deserializes a plurality of channels of received serial data using a recovered clock signal or a phase-aligned received clock signal. Byte boundaries are initially assigned, perhaps arbitrarily, and the deserialized signal is sent to the programmable logic core of the programmable logic device. Programmable logic in the core monitors the byte boundaries on each channel based on the criteria, including any user-defined parameters, programmed into the logic. If a boundary misalignment is detected, a signal is send from the core to bit-slipping circuitry on that channel of the interface to adjust the boundary. The signal could instruct the bit-slipping circuitry to adjust the boundary by the number of bits needed to correct the alignment. Alternatively, the bit-slipping circuitry could operate iteratively, adjusting the boundary by one bit, each cycle, until the signal stops indicating misalignment.
    • 用于可编程逻辑器件的串行数据接口包括使用恢复的时钟信号或相位对准的接收时钟信号对接收的串行数据的多个信道反串行的接收器。 字节边界最初可以任意分配,反序列化信号被发送到可编程逻辑器件的可编程逻辑核心。 内核中的可编程逻辑基于标准(包括任何用户定义的参数)来监视每个通道上的字节边界,编程到逻辑中。 如果检测到边界未对准,则在该接口的该通道上将信号从核心发送到位滑动电路以调整边界。 信号可以指示位滑动电路将边界调整校正对准所需的位数。 或者,位打滑电路可以迭代地操作,每个周期将边界调整一个位,直到信号停止指示未对准。
    • 6. 发明授权
    • Byte alignment for serial data receiver
    • 串行数据接收器的字节对齐
    • US07046174B1
    • 2006-05-16
    • US11147757
    • 2005-06-07
    • Henry Y. LuiChong H. LeeRakesh PatelRamanand VenkataJohn LamVinson ChanMalik Kabani
    • Henry Y. LuiChong H. LeeRakesh PatelRamanand VenkataJohn LamVinson ChanMalik Kabani
    • H03M9/00
    • H03M9/00H03K5/135H04L7/0331
    • A serial data interface for a programmable logic device includes a receiver that deserializes a plurality of channels of received serial data using a recovered clock signal or a phase-aligned received clock signal. Byte boundaries are initially assigned, perhaps arbitrarily, and the deserialized signal is sent to the programmable logic core of the programmable logic device. Programmable logic in the core monitors the byte boundaries on each channel based on the criteria, including any user-defined parameters, programmed into the logic. If a boundary misalignment is detected, a signal is send from the core to bit-slipping circuitry on that channel of the interface to adjust the boundary. The signal could instruct the bit-slipping circuitry to adjust the boundary by the number of bits needed to correct the alignment. Alternatively, the bit-slipping circuitry could operate iteratively, adjusting the boundary by one bit, each cycle, until the signal stops indicating misalignment.
    • 用于可编程逻辑器件的串行数据接口包括使用恢复的时钟信号或相位对准的接收时钟信号对接收的串行数据的多个信道反串行的接收器。 字节边界最初可以任意分配,反序列化信号被发送到可编程逻辑器件的可编程逻辑核心。 内核中的可编程逻辑基于标准(包括任何用户定义的参数)来监视每个通道上的字节边界,编程到逻辑中。 如果检测到边界未对准,则在该接口的该通道上将信号从核心发送到位滑动电路以调整边界。 信号可以指示位滑动电路将边界调整校正对准所需的位数。 或者,位打滑电路可以迭代地操作,每个周期将边界调整一个位,直到信号停止指示未对准。
    • 7. 发明授权
    • Byte alignment for serial data receiver
    • 串行数据接收器的字节对齐
    • US06724328B1
    • 2004-04-20
    • US10454626
    • 2003-06-03
    • Henry Y. LuiChong H. LeeRakesh PatelRamanand VenkataJohn LamVinson ChanMalik Kabani
    • Henry Y. LuiChong H. LeeRakesh PatelRamanand VenkataJohn LamVinson ChanMalik Kabani
    • H03M900
    • H04L7/0054H03M9/00
    • A serial data interface for a programmable logic device includes a receiver that deserializes a plurality of channels of received serial data using a recovered clock signal or a phase-aligned received clock signal. Byte boundaries are initially assigned, perhaps arbitrarily, and the deserialized signal is sent to the programmable logic core of the programmable logic device. Programmable logic in the core monitors the byte boundaries on each channel based on the criteria, including any user-defined parameters, programmed into the logic. If a boundary misalignment is detected, a signal is send from the core to bit-slipping circuitry on that channel of the interface to adjust the boundary. The signal could instruct the bit-slipping circuitry to adjust the boundary by the number of bits needed to correct the alignment. Alternatively, the bit-slipping circuitry could operate iteratively, adjusting the boundary by one bit, each cycle, until the signal stops indicating misalignment.
    • 用于可编程逻辑器件的串行数据接口包括使用恢复的时钟信号或相位对准的接收时钟信号对接收的串行数据的多个信道反串行的接收器。 字节边界最初可以任意分配,反序列化信号被发送到可编程逻辑器件的可编程逻辑核心。 内核中的可编程逻辑基于标准(包括任何用户定义的参数)来监视每个通道上的字节边界,编程到逻辑中。 如果检测到边界未对准,则在该接口的该通道上将信号从核心发送到位滑动电路以调整边界。 信号可以指示位滑动电路将边界调整校正对准所需的位数。 或者,位打滑电路可以迭代地操作,每个周期将边界调整一个位,直到信号停止指示未对准。
    • 8. 发明授权
    • Apparatus and methods for low-skew channel bonding
    • 低偏移通道结合的装置和方法
    • US08812893B1
    • 2014-08-19
    • US13486482
    • 2012-06-01
    • Ramanand VenkataHenry Y. Lui
    • Ramanand VenkataHenry Y. Lui
    • G06F1/04H03K21/00
    • H03K21/38G06F1/10G06F1/24
    • One embodiment relates an apparatus which includes a plurality of local synchronous divider circuits, each local synchronous divider circuit being configured to receive a serial clock signal and a reset signal and generate a local clock signal. The apparatus further includes a clock distribution network configured to distribute the serial clock signal to the plurality of local synchronous divider circuits and a signal distribution network configured to distribute the reset signal to the plurality of local synchronous divider circuits. Another embodiment relates to a method of distributing a serial clock signal and a reset signal to a plurality of local synchronous divider circuits and generating a local clock signal at each of the plurality of local synchronous divider circuits. Other embodiments, aspects, and features are also disclosed.
    • 一个实施例涉及一种包括多个本地同步分配器电路的设备,每个本地同步分配器电路被配置为接收串行时钟信号和复位信号并产生本地时钟信号。 该装置还包括时钟分配网络,其被配置为将串行时钟信号分配给多个本地同步分频器电路,以及信号分配网络,配置为将复位信号分配给多个本地同步分频器电路。 另一实施例涉及一种将串行时钟信号和复位信号分配给多个本地同步分频器电路并在多个本地同步分配器电路中的每一个产生本地时钟信号的方法。 还公开了其它实施例,方面和特征。
    • 9. 发明授权
    • Variable current charge pump with modular switch circuit
    • 可变电流电荷泵,带模块开关电路
    • US07570105B1
    • 2009-08-04
    • US11867416
    • 2007-10-04
    • Sun Woo BaekHenry Y. LuiSurinder Singh
    • Sun Woo BaekHenry Y. LuiSurinder Singh
    • G05F1/10
    • H03L7/0898H03L7/0814H03L7/0896
    • A charge pump circuit includes switch circuit modules and current modules. The number of switch circuit modules that are coupled to receive current from one of the current modules is variable. The output current of the charge pump circuit increases as more of the switch circuit modules are coupled to receive current from the current modules. The net on-resistance of the switch circuit modules decreases as more of the switch circuit modules are coupled to receive current from the current modules. Charge coupling caused by the net parasitic gate-to-drain capacitance of switching transistors in the switch circuit modules is reduced at smaller output current settings of the charge pump circuit.
    • 电荷泵电路包括开关电路模块和电流模块。 耦合以从当前模块之一接收电流的开关电路模块的数量是可变的。 随着更多的开关电路模块被耦合以从当前模块接收电流,电荷泵电路的输出电流增加。 开关电路模块的净导通电阻随着更多的开关电路模块被耦合以从当前模块接收电流而减小。 开关电路模块中的开关晶体管的净寄生栅极到漏极电容引起的电荷耦合在电荷泵电路的较小输出电流设置下被减小。