会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明授权
    • VLSI timing optimization with interleaved buffer insertion and wire sizing stages
    • 具有交错缓冲器插入和线尺寸阶段的VLSI时序优化
    • US07480886B2
    • 2009-01-20
    • US11334256
    • 2006-01-18
    • Christopher M. CarneyVern A. Victoria
    • Christopher M. CarneyVern A. Victoria
    • G06F17/50
    • G06F17/5031G06F17/5068
    • The invention relates to layout of circuit components, including determining the interconnections, buffers, or path nets between circuit blocks or circuit components and input/output bonding pads. This is accomplished by a method and program product that optimizes timing comprising. Wiring layout and buffer insertion is accomplished by setting all wires in the design to an initial best possible value, inserting buffers in longest nets of wires of the design, and degrading the resulting nets. This is accomplished by a wire sizing routine which takes the nets and degrades them accordingly. This degrading is done through a combination of one or more of knocking the wires down to lower levels and reducing their thickness. The amount of degradation is dependent on the final slack.
    • 本发明涉及电路组件的布局,包括确定电路块或电路组件之间的互连,缓冲器或路径网以及输入/输出接合焊盘。 这是通过一种优化时序的方法和程序产品实现的,包括。 布线布局和缓冲区插入是通过将设计中的所有导线设置为初始的最佳可能值来实现的,将缓冲区插入设计中最长的网线,并降低所得的网络。 这是通过线网规则实现的,该规则采取网络并相应地降低它们。 这种降级是通过一种或多种将电线敲低到较低水平并减小其厚度的组合而完成的。 退化的量取决于最后的松弛。