会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Dynamic three-state bussing capability in a configurable logic array
    • 可配置逻辑阵列中的动态三态总线功能
    • US5317209A
    • 1994-05-31
    • US14464
    • 1993-02-05
    • Tim GarverickRafael C. Camarota
    • Tim GarverickRafael C. Camarota
    • H03K17/22H03K19/003H03K19/173H03K19/177
    • H03K19/17736H03K17/223H03K19/00361H03K19/1736H03K19/17704H03K19/17728
    • The present invention provides a configurable logic array that includes a plurality of individually configurable logic cells arranged in a matrix that includes a plurality of rows of logic cells and a plurality of columns of logic cells. The array further includes at least one horizontally aligned local bus running between adjacent rows of logic cells, the logic cells in the adjacent rows being connectable thereto, and at least one vertically aligned local bus running between adjacent columns of logic cells, the logic cells in the adjacent columns being connectable thereto. The array also includes means for configuring the array such that any logic cell A in the array can write to a local bus which can be linked through the array's bussing network so that logic cell A can be read by any other logic cell B; correspondingly, logic cell B can write to a local bus which is linked through the same components such that data written by logic cell B can be read by logic cell A. Whether a logic element is reading from or writing to a local bus in controlled by a logic function created in the array. The configuration capability is due to means for placing the bus drivers in a high impedance state, means for bidirectional bussing capability due to extra passgates in the array repeaters, and means for connecting horizontal busses to vertical busses through the use of a core cell to bus interface.
    • 本发明提供了一种可配置逻辑阵列,其包括以矩阵形式布置的多个可单独配置的逻辑单元,其包括多行逻辑单元和多列逻辑单元。 该阵列还包括至少一个水平对准的本地总线,其运行在相邻的逻辑单元行之间,相邻行中的逻辑单元可连接到其上,以及至少一个垂直对齐的本地总线,其运行在逻辑单元的相邻列之间, 相邻列可连接到其上。 阵列还包括用于配置阵列的装置,使得阵列中的任何逻辑单元A可以写入可以通过阵列的总线网络链接的本地总线,使得逻辑单元A可以被任何其他逻辑单元B读取; 相应地,逻辑单元B可以写入通过相同组件链接的局部总线,使得由逻辑单元B写入的数据可由逻辑单元A读取。逻辑单元是否从本地总线读取或写入到由 在数组中创建的逻辑函数。 配置能力是由于将总线驱动器置于高阻抗状态的手段,由于阵列中继器中额外的通路,双向总线能力的装置,以及通过使用核心单元到总线将水平总线连接到垂直总线的装置 接口。
    • 2. 发明授权
    • Power up detect circuit for configurable logic array
    • 上电检测电路可配置逻辑阵列
    • US5319255A
    • 1994-06-07
    • US15412
    • 1993-02-09
    • Tim GarverickShao-Pin ChenRafael C. Camarota
    • Tim GarverickShao-Pin ChenRafael C. Camarota
    • H03K17/22H03K19/003H03K19/173H03K19/177
    • H03K19/17736H03K17/223H03K19/00361H03K19/1736H03K19/17704H03K19/17728
    • The present invention provides power up detect circuit for generating a reset signal for a logic circuit that includes N-channel transistors having a threshold value Vnth and P-channel transistors having a threshold value Vpth. The power-up detect circuit includes comparison means having first and second inputs; clamping means for clamping the first comparison means input at X*Vnth above ground potential; and monitoring means connected to the second comparison means input and responsive to ramp up of a power supply voltage for holding the second comparison means input at X*Vpth less than the power supply voltage whereby the comparison means output switches from an inactive state to an active state when the power supply to ground potential reaches (X*Vnth)+(X*Vpth). The power up detect circuit further includes hysteresis means connected between the comparison means output and the second comparison means input and responsive to the power supply for preventing the comparison means output from switching from the active state to the machine state if the power supply voltage remains above (X*Vnth+Y*Vpth)-(WVnth+ZVpth), where 0
    • 本发明提供了一种用于产生包括具有阈值Vnth的N沟道晶体管和具有阈值Vpth的P沟道晶体管的逻辑电路的复位信号的上电检测电路。 上电检测电路包括具有第一和第二输入的比较装置; 钳位装置,用于将第一比较装置的输入钳位在地电位以上X * Vnth处; 以及连接到第二比较装置输入的监视装置,并且响应于提供电源电压的斜坡上升,以保持第二比较装置输入的电压低于电源电压的X * Vpth,由此比较装置输出从非活动状态切换到活动状态 当地电位达到(X * Vnth)+(X * Vpth)时的状态。 上电检测电路还包括连接在比较装置输出和第二比较装置输入之间的迟滞装置,并且响应于电源,如果电源电压保持高于,则防止比较装置输出从活动状态切换到机器状态 (X * Vnth + Y * Vpth) - (WVnth + ZVpth),其中0