会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • DECIMAL COMPUTING APPARATUS, ELECTRONIC DEVICE CONNECTABLE DECIMAL COMPUTING APPARATUS, ARITHMETIC OPERATION APPARATUS, ARITHMETIC OPERATION CONTROL APPARATUS, AND PROGRAM-RECORDED RECORDING MEDIUM
    • 十进制计算装置,电子装置连接十进制计算装置,算术运算装置,算术运算控制装置和程序记录记录介质
    • US20090204658A1
    • 2009-08-13
    • US12428288
    • 2009-04-22
    • Hisashi ITOTetsuichi NAKAE
    • Hisashi ITOTetsuichi NAKAE
    • G06F7/32
    • G06F7/492G06F5/16G06F9/30014G06F2207/3816G06F2207/4911
    • A decimal calculation apparatus, which performs multidigit decimal calculation with the number of calculation digits set in a calculation instruction, includes a multidigit memory section which stores values with greater numbers of digits than the number of digits of a predetermined digit unit in a plurality of memory areas, a calculation-instruction memory section which stores the calculation instruction having the number of calculation digits and a type of calculation set therein, and a decimal calculation section which performs decimal calculation of sequentially calculating numerical values of corresponding digit units respectively stored in the plurality of memory areas of the multidigit memory section, digit unit by digit unit in the number of calculation digits set in the calculation instruction stored in calculation-instruction memory section, in decimal calculation according to type of calculation set in the calculation instruction stored in calculation-instruction memory section, and sequentially writing calculation results in the plurality of memory areas of the multidigit memory section digit unit by digit unit.
    • 在计算指令中设置的计算数字的数量进行多位数十进制计算的十进制计算装置包括:多位存储部,其存储比多个存储器中的规定数字部的位数大的位数 区域,存储具有计算数字数量的计算指令和其中设置的计算类型的计算指令存储部分,以及执行十进制计算部分,其执行依次计算分别存储在多个数据中的对应数字单元的数值 存储在计算指令存储器部分中的计算指令中设置的计算位数的数字单元,按计算指令存储部分存储的计算指令中设置的计算类型进行十进制计算, 指令记忆部分 并且将计算结果顺序地写入多位存储器部分数字单元的多个存储区域中。
    • 3. 发明申请
    • REVERBERATION EFFECT ADDING DEVICE
    • 反向效应增加装置
    • US20090133566A1
    • 2009-05-28
    • US12255777
    • 2008-10-22
    • Tetsuichi NAKAE
    • Tetsuichi NAKAE
    • G10H7/00
    • G10H1/0091G10H2210/281G10H2250/115G10H2250/621H04S7/305
    • A reverberation effect adding device comprising a first convolution circuit which in turn comprises FIR filters (80-1 to 80-4) and an adder (accumulator) (81) which adds outputs from the FIR filters, a moving average circuit (82) which receives musical sound waveform data delayed by a predetermined number of stages in the first convolution circuit and which outputs averaged second musical sound waveform data obtained by sampling at a second sampling frequency lower than the first sampling frequency, a second convolution circuit which in turn comprises FIR filters (80-5 to 80-28) which sequentially receive the second musical sound waveform data obtained by sampling at the second sampling frequency and an adder (accumulator) (83), an interpolator (84) which receives an output from the adder (83) of the second convolution circuit, calculates an interpolated value of the output value from the adder (83), and provides the output from the adder (83) and the interpolated value from the interpolator (84) sequentially at the first sampling frequency, and an adder (85) which adds the outputs from the adder (81) and the interpolator (84) and outputs a result of the addition as reverberation data.
    • 一种混响效果添加装置,包括第一卷积电路,该第一卷积电路又包括FIR滤波器(80-1至80-4)和加法器(累加器)(81),其加上来自FIR滤波器的输出;移动平均电路(82) 接收在第一卷积电路中延迟预定级数的音乐声波形数据,并输出通过以低于第一采样频率的第二采样频率进行采样获得的平均的第二音乐声波形数据;第二卷积电路,其又包括FIR 滤波器(80-5至80-28),其顺序地接收通过以第二采样频率采样获得的第二音乐波形数据和加法器(累加器)(83),接收来自加法器的输出的内插器(84) 83),从加法器(83)计算输出值的内插值,并从加法器(83)提供输出,并从插值中提供内插值 (84),以及将来自加法器(81)和内插器(84)的输出相加的加法器(85),并将该相加结果作为混响数据输出。
    • 4. 发明授权
    • Resonance tone generating apparatus and electronic musical instrument
    • 共振音产生装置和电子乐器
    • US07947891B2
    • 2011-05-24
    • US12418789
    • 2009-04-06
    • Tetsuichi Nakae
    • Tetsuichi Nakae
    • G10H1/00
    • G10H1/125G10H7/12G10H2250/615
    • A product-sum operation circuit has delay circuits of the first to the (n−1)th stage for delaying musical tone data, multiplying circuits 60-6(n−1) for multiplying the musical signal data or the delayed musical signal data output from the delay circuits by impulse response coefficients, and adders 71-7(n−1) for summing up data output from the multiplying circuits. The product-sum operation circuit is provided with a feed back circuit. The feed back circuit includes a multiplying circuit 80 that receives the delayed data from the delay circuit at the (n−1)th stage and multiplies the received data by a multiplication coefficient, and an adder 81 for adding data from the multiplying circuit 80 to the delayed data from the delay circuit at the “p”th stage.
    • 乘积和运算电路具有用于延迟乐音数据的第一至第(n-1)级的延迟电路,用于乘以音乐信号数据或延迟音乐数据输出的乘法电路60-6(n-1) 通过脉冲响应系数从延迟电路和用于对乘法电路输出的数据求和的加法器71-7(n-1)。 产品总和运算电路设有反馈电路。 反馈电路包括乘法电路80,其在第(n-1)级从延迟电路接收延迟的数据,并将接收的数据乘以乘法系数;以及加法器81,用于将来自乘法电路80的数据加到 来自延迟电路在“p”阶段的延迟数据。
    • 5. 发明申请
    • RESONANCE TONE GENERATING APPARATUS AND ELECTRONIC MUSICAL INSTRUMENT
    • 谐振音发生器和电子音乐仪器
    • US20090266219A1
    • 2009-10-29
    • US12418789
    • 2009-04-06
    • Tetsuichi NAKAE
    • Tetsuichi NAKAE
    • G10C3/26
    • G10H1/125G10H7/12G10H2250/615
    • A product-sum operation circuit has delay circuits of the first to the (n−1)th stage for delaying musical tone data, multiplying circuits 60-6(n−1) for multiplying the musical signal data or the delayed musical signal data output from the delay circuits by impulse response coefficients, and adders 71-7(n−1) for summing up data output from the multiplying circuits. The product-sum operation circuit is provided with a feed back circuit. The feed back circuit includes a multiplying circuit 80 that receives the delayed data from the delay circuit at the (n-1)th stage and multiplies the received data by a multiplication coefficient, and an adder 81 for adding data from the multiplying circuit 80 to the delayed data from the delay circuit at the “p”th stage.
    • 乘积和运算电路具有用于延迟乐音数据的第一至第(n-1)级的延迟电路,用于乘以音乐信号数据或延迟音乐数据输出的乘法电路60-6(n-1) 通过脉冲响应系数从延迟电路和用于对乘法电路输出的数据求和的加法器71-7(n-1)。 产品总和运算电路设有反馈电路。 反馈电路包括乘法电路80,其在第(n-1)级从延迟电路接收延迟的数据,并将接收的数据乘以乘法系数;以及加法器81,用于将来自乘法电路80的数据加到 来自延迟电路在“p”阶段的延迟数据。
    • 6. 发明授权
    • Decimal computing apparatus, electronic device connectable decimal computing apparatus, arithmetic operation apparatus, arithmetic operation control apparatus, and program-recorded recording medium
    • 十进制计算装置,电子装置连接十进制计算装置,算术运算装置,算术运算控制装置以及程序记录记录介质
    • US08316067B2
    • 2012-11-20
    • US12428288
    • 2009-04-22
    • Hisashi ItoTetsuichi Nakae
    • Hisashi ItoTetsuichi Nakae
    • G06F3/00G06F7/38
    • G06F7/492G06F5/16G06F9/30014G06F2207/3816G06F2207/4911
    • A decimal calculation apparatus, which performs multidigit decimal calculation with the number of calculation digits set in a calculation instruction, includes a multidigit memory section which stores values with greater numbers of digits than the number of digits of a predetermined digit unit in a plurality of memory areas, a calculation-instruction memory section which stores the calculation instruction having the number of calculation digits and a type of calculation set therein, and a decimal calculation section which performs decimal calculation of sequentially calculating numerical values of corresponding digit units respectively stored in the plurality of memory areas of the multidigit memory section, digit unit by digit unit in the number of calculation digits set in the calculation instruction stored in calculation-instruction memory section, in decimal calculation according to type of calculation set in the calculation instruction stored in calculation-instruction memory section, and sequentially writing calculation results in the plurality of memory areas of the multidigit memory section digit unit by digit unit.
    • 在计算指令中设置的计算数字的数量进行多位数十进制计算的十进制计算装置包括:多位存储部,其存储比多个存储器中的规定数字部的位数大的位数 区域,存储具有计算数字数量的计算指令和其中设置的计算类型的计算指令存储部分,以及执行十进制计算部分,其执行依次计算分别存储在多个数据中的对应数字单元的数值 存储在计算指令存储器部分中的计算指令中设置的计算位数的数字单元,按计算指令存储部分存储的计算指令中设置的计算类型进行十进制计算, 指令记忆部分 并且将计算结果顺序地写入多位存储器部分数字单元的多个存储区域中。
    • 7. 发明授权
    • Decimal computing apparatus, electronic device connectable decimal computing apparatus, arithmetic operation apparatus, arithmetic operation control apparatus, and program-recorded recording medium
    • 十进制计算装置,电子装置连接十进制计算装置,算术运算装置,算术运算控制装置以及程序记录记录介质
    • US07716267B2
    • 2010-05-11
    • US11109888
    • 2005-04-19
    • Hisashi ItoTetsuichi Nakae
    • Hisashi ItoTetsuichi Nakae
    • G06F7/38G06F7/50
    • G06F7/492G06F5/16G06F9/30014G06F2207/3816G06F2207/4911
    • Decimal calculation apparatus, which performs multidigit decimal calculation with the number of calculation digits set in calculation instruction, comprises multidigit memory section capable of storing values with greater numbers of digits than the number of digits of a predetermined digit unit in plurality of memory areas; calculation-instruction memory section which stores calculation instruction having the number of calculation digits and type of calculation set therein; and decimal calculation section which performs decimal calculation of sequentially calculating numerical values of corresponding digit units respectively stored in plurality of memory areas of the multidigit memory section, digit unit by digit unit in the number of calculation digits set in calculation instruction stored in calculation-instruction memory section, in decimal calculation according to type of calculation set in calculation instruction stored in calculation-instruction memory section, and sequentially writing calculation results in plurality of memory areas of multidigit memory section digit unit by digit unit.
    • 十进制计算装置,其在计算指令中设置的计算数字的数量进行多位数十进制计算,包括多位存储器部分,其能够存储具有比多个存储区域中的预定数字单元的位数更大的位数的值; 计算指令存储部,其存储具有计算数的个数和其中设定的计算类型的计算指令; 和十进制计算部分,执行十进制计算,其执行十进制计算,其顺次计算分别存储在多位存储部分的多个存储区域中的数字单位的数值,以计数指令中存储的计算指令中设置的计算数字的数量为单位的数字单位 存储器部分,根据存储在计算指令存储器部分中的计算指令中设置的计算类型进行十进制计算,并且将计算结果顺序地写入多位存储器部分数字单元的多个存储区域。
    • 8. 发明授权
    • Reverberation effect adding device
    • 混响效果添加装置
    • US07612281B2
    • 2009-11-03
    • US12255777
    • 2008-10-22
    • Tetsuichi Nakae
    • Tetsuichi Nakae
    • G10H7/10
    • G10H1/0091G10H2210/281G10H2250/115G10H2250/621H04S7/305
    • A reverberation effect adding device comprising a first convolution circuit which in turn comprises FIR filters (80-1 to 80-4) and an adder (accumulator) (81) which adds outputs from the FIR filters, a moving average circuit (82) which receives musical sound waveform data delayed by a predetermined number of stages in the first convolution circuit and which outputs averaged second musical sound waveform data obtained by sampling at a second sampling frequency lower than the first sampling frequency, a second convolution circuit which in turn comprises FIR filters (80-5 to 80-28) which sequentially receive the second musical sound waveform data obtained by sampling at the second sampling frequency and an adder (accumulator) (83), an interpolator (84) which receives an output from the adder (83) of the second convolution circuit, calculates an interpolated value of the output value from the adder (83), and provides the output from the adder (83) and the interpolated value from the interpolator (84) sequentially at the first sampling frequency, and an adder (85) which adds the outputs from the adder (81) and the interpolator (84) and outputs a result of the addition as reverberation data.
    • 一种混响效果添加装置,包括第一卷积电路,该第一卷积电路又包括FIR滤波器(80-1至80-4)和加法器(累加器)(81),其加上来自FIR滤波器的输出;移动平均电路(82) 接收在第一卷积电路中延迟预定级数的音乐声波形数据,并输出通过以低于第一采样频率的第二采样频率进行采样获得的平均的第二音乐声波形数据;第二卷积电路,其又包括FIR 滤波器(80-5至80-28),其顺序地接收通过以第二采样频率采样获得的第二音乐波形数据和加法器(累加器)(83),接收来自加法器的输出的内插器(84) 83),从加法器(83)计算输出值的内插值,并从加法器(83)提供输出,并从插值中提供内插值 (84),以及将来自加法器(81)和内插器(84)的输出相加的加法器(85),并将该相加结果作为混响数据输出。
    • 9. 发明申请
    • Decimal computing apparatus, electronic device connectable decimal computing apparatus, arithmetic operation apparatus, arithmetic operation control apparatus, and program-recorded recording medium
    • 十进制计算装置,电子装置连接十进制计算装置,算术运算装置,算术运算控制装置以及程序记录记录介质
    • US20060047740A1
    • 2006-03-02
    • US11109888
    • 2005-04-19
    • Hisashi ItoTetsuichi Nakae
    • Hisashi ItoTetsuichi Nakae
    • G06F7/52
    • G06F7/492G06F5/16G06F9/30014G06F2207/3816G06F2207/4911
    • Decimal calculation apparatus, which performs multidigit decimal calculation with the number of calculation digits set in calculation instruction, comprises multidigit memory section capable of storing values with greater numbers of digits than the number of digits of a predetermined digit unit in plurality of memory areas; calculation-instruction memory section which stores calculation instruction having the number of calculation digits and type of calculation set therein; and decimal calculation section which performs decimal calculation of sequentially calculating numerical values of corresponding digit units respectively stored in plurality of memory areas of the multidigit memory section, digit unit by digit unit in the number of calculation digits set in calculation instruction stored in calculation-instruction memory section, in decimal calculation according to type of calculation set in calculation instruction stored in calculation-instruction memory section, and sequentially writing calculation results in plurality of memory areas of multidigit memory section digit unit by digit unit.
    • 十进制计算装置,其在计算指令中设置的计算数字的数量进行多位数十进制计算,包括多位存储器部分,其能够存储具有比多个存储区域中的预定数字单元的位数更大的位数的值; 计算指令存储部,其存储具有计算数的个数和其中设定的计算类型的计算指令; 和十进制计算部分,执行十进制计算,其执行十进制计算,其顺次计算分别存储在多位存储部分的多个存储区域中的数字单位的数值,以计数指令中存储的计算指令中设置的计算数字的数量为单位的数字单位 存储器部分,根据存储在计算指令存储器部分中的计算指令中设置的计算类型进行十进制计算,并且将计算结果顺序地写入多位存储器部分数字单元的多个存储区域。