会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • Method, apparatus and system for reducing DC coupling capacitance at switching amplifier
    • 用于降低开关放大器DC耦合电容的方法,装置和系统
    • US20080088371A1
    • 2008-04-17
    • US11889419
    • 2007-08-13
    • Seung-Bin YouYong-JIn Cho
    • Seung-Bin YouYong-JIn Cho
    • H03F3/217
    • H03F3/2171
    • A digital amplifier, a reference voltage generator for reducing a DC component of an amplified pulse width modulated signal of a digital amplifier, and a method of reducing a DC component of an amplified pulse width modulated signal applied to an input node of a load are described in this disclosure. The digital amplifier includes a pulse width modulation signal generator receiving an input signal and generating an amplified pulse width modulated signal, a filter filtering the amplified pulse width modulated signal and providing the filtered amplified pulse width modulated signal to an input node of a load, and a reference voltage generator providing a reference voltage to a reference node of the load to reduce a DC component of the filtered amplified pulse width modulated signal provided to the input node of the load.
    • 描述数字放大器,用于减小数字放大器的放大的脉宽调制信号的DC分量的参考电压发生器以及减小施加到负载的输入节点的经放大的脉宽调制信号的DC分量的方法 在本公开中。 数字放大器包括接收输入信号并产生放大的脉宽调制信号的脉冲宽度调制信号发生器,对经放大的脉宽调制信号进行滤波的滤波器,并将滤波后的放大脉宽调制信号提供给负载的输入节点,以及 参考电压发生器,将参考电压提供给负载的参考节点,以减小提供给负载的输入节点的滤波后的放大脉宽调制信号的直流分量。
    • 4. 发明授权
    • Method, apparatus and system for reducing DC coupling capacitance at switching amplifier
    • 用于降低开关放大器DC耦合电容的方法,装置和系统
    • US07602245B2
    • 2009-10-13
    • US11889419
    • 2007-08-13
    • Seung-Bin YouYong-Jin Cho
    • Seung-Bin YouYong-Jin Cho
    • H03F3/217
    • H03F3/2171
    • A digital amplifier, a reference voltage generator for reducing a DC component of an amplified pulse width modulated signal of a digital amplifier, and a method of reducing a DC component of an amplified pulse width modulated signal applied to an input node of a load are described in this disclosure. The digital amplifier includes a pulse width modulation signal generator receiving an input signal and generating an amplified pulse width modulated signal, a filter filtering the amplified pulse width modulated signal and providing the filtered amplified pulse width modulated signal to an input node of a load, and a reference voltage generator providing a reference voltage to a reference node of the load to reduce a DC component of the filtered amplified pulse width modulated signal provided to the input node of the load.
    • 描述数字放大器,用于减小数字放大器的放大的脉宽调制信号的DC分量的参考电压发生器以及减小施加到负载的输入节点的经放大的脉宽调制信号的DC分量的方法 在本公开中。 数字放大器包括接收输入信号并产生放大的脉宽调制信号的脉冲宽度调制信号发生器,对经放大的脉宽调制信号进行滤波的滤波器,并将滤波后的放大脉宽调制信号提供给负载的输入节点,以及 参考电压发生器,将参考电压提供给负载的参考节点,以减小提供给负载的输入节点的滤波后的放大脉宽调制信号的直流分量。
    • 10. 发明授权
    • Multi-stage analog-to-digital converter with pipeline structure and method for coding the same
    • 具有流水线结构的多级模数转换器及其编码方法
    • US06825783B2
    • 2004-11-30
    • US10659592
    • 2003-09-10
    • Seung-bin You
    • Seung-bin You
    • H03M106
    • H03M1/069H03M1/167
    • Disclosed are a multi-stage A/D converter with pipeline structure and a coding method for designing the same, wherein the multi-stage A/D converter comprises a sample-and-hold unit for receiving, sampling and holding analog input signals, a converter section having a plurality of stages for receiving an output of the sample-and-hold unit and generating digital data with a predetermined number of bits, and a correction circuit for correcting an offset error by overlapping an LSB of data of a previous stage and an MSB of data of a subsequent stage when an offset error is caused in the previous stage, receiving the digital data from each stage of the converter section, and outputting digital output data, wherein a second stage of the converter section has an error correction bit for correcting an error caused in a first stage but a third and other stages coming after the third stage do not have an error correction bit.
    • 公开了一种具有流水线结构的多级A / D转换器及其设计方法,其中多级A / D转换器包括用于接收,采样和保持模拟输入信号的采样保持单元, 转换器部分具有用于接收采样保持单元的输出并以预定位数生成数字数据的多个级,以及校正电路,用于通过与先前级的数据的LSB重叠和 在前一级引起偏移误差的后级的数据的MSB,从转换器部分的每一级接收数字数据,并输出数字输出数据,其中转换器部分的第二级具有纠错位 用于校正在第一阶段引起的错误,但是在第三阶段之后的第三和其他阶段不具有纠错位。