会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Method of manufacturing a non-volatile memory device having a vertical structure
    • 制造具有垂直结构的非易失性存储器件的方法
    • US08927366B2
    • 2015-01-06
    • US13610344
    • 2012-09-11
    • Sung-hae LeeKi-hyun HwangJin-gyun Kim
    • Sung-hae LeeKi-hyun HwangJin-gyun Kim
    • H01L21/04H01L27/115
    • H01L27/11556H01L27/11582
    • A method of manufacturing a non-volatile memory device, wherein the method includes: alternately stacking interlayer sacrificial layers and interlayer insulating layers on a substrate; forming a plurality of first openings that pass through the interlayer sacrificial layers and the interlayer insulating layers to expose a first portion of the substrate; forming a semiconductor region on a side wall and a lower surface of each of the first openings; forming an embedded insulating layer in each of the first openings; forming a first conductive layer on the embedded insulating layer inside each of the first openings; forming a second opening exposing a second portion of the substrate and forming an impurity region on the second portion; forming a metal layer to cover the first conductive layer and the impurity region; and forming the metal layer into a metal silicide layer.
    • 一种制造非易失性存储器件的方法,其中所述方法包括:在衬底上交替层叠层间牺牲层和层间绝缘层; 形成穿过所述层间牺牲层和所述层间绝缘层的多个第一开口,以露出所述衬底的第一部分; 在每个所述第一开口的侧壁和下表面上形成半导体区域; 在每个所述第一开口中形成嵌入绝缘层; 在每个所述第一开口内的所述嵌入式绝缘层上形成第一导电层; 形成露出所述衬底的第二部分并在所述第二部分上形成杂质区的第二开口; 形成覆盖所述第一导电层和所述杂质区域的金属层; 以及将所述金属层形成为金属硅化物层。
    • 2. 发明申请
    • NONVOLATILE MEMORY DEVICES AND METHODS OF MANUFACTURING THE SAME
    • 非易失性存储器件及其制造方法
    • US20100187595A1
    • 2010-07-29
    • US12694655
    • 2010-01-27
    • Sung-Hae LeeByong-Sun JuSuk-Jin ChungYoung-Sun Kim
    • Sung-Hae LeeByong-Sun JuSuk-Jin ChungYoung-Sun Kim
    • H01L29/788H01L21/8247
    • H01L27/11521H01L21/28273H01L29/42324
    • Nonvolatile memory devices and related methods of manufacturing the same are provided. A nonvolatile memory device includes a tunneling layer on a substrate, a floating gate on the tunneling layer, an inter-gate dielectric layer structure on the floating gate, and a control gate on the inter-gate dielectric layer structure. The inter-gate dielectric layer structure includes a first silicon oxide layer, a high dielectric layer on the first silicon oxide layer, and a second silicon oxide layer on the high dielectric layer opposite to the first silicon oxide layer The high dielectric layer may include first and second high dielectric layers laminated on each other, and the first high dielectric layer may have a lower density of electron trap sites than the second high dielectric layer and may have a larger energy band gap or conduction band-offset than the second high dielectric layer.
    • 提供了非易失性存储器件及其制造方法。 非易失性存储器件包括衬底上的隧道层,隧道层上的浮动栅极,浮置栅极上的栅极间电介质层结构以及栅极间电介质层结构上的控制栅极。 栅极间电介质层结构包括第一氧化硅层,第一氧化硅层上的高电介质层和与第一氧化硅层相对的高电介质层上的第二氧化硅层。高电介质层可以包括第一氧化硅层 和第二高介电层彼此层叠,并且第一高介电层可以具有比第二高介电层更低的电子陷阱位置密度,并且可以具有比第二高介电层更大的能带隙或导带偏移 。
    • 8. 发明授权
    • Nonvolatile memory devices and methods of manufacturing the same
    • 非易失存储器件及其制造方法
    • US08264026B2
    • 2012-09-11
    • US12694655
    • 2010-01-27
    • Sung-Hae LeeByong-Sun JuSuk-Jin ChungYoung-Sun Kim
    • Sung-Hae LeeByong-Sun JuSuk-Jin ChungYoung-Sun Kim
    • H01L21/336H01L29/76
    • H01L27/11521H01L21/28273H01L29/42324
    • Nonvolatile memory devices and related methods of manufacturing the same are provided. A nonvolatile memory device includes a tunneling layer on a substrate, a floating gate on the tunneling layer, an inter-gate dielectric layer structure on the floating gate, and a control gate on the inter-gate dielectric layer structure. The inter-gate dielectric layer structure includes a first silicon oxide layer, a high dielectric layer on the first silicon oxide layer, and a second silicon oxide layer on the high dielectric layer opposite to the first silicon oxide layer The high dielectric layer may include first and second high dielectric layers laminated on each other, and the first high dielectric layer may have a lower density of electron trap sites than the second high dielectric layer and may have a larger energy band gap or conduction band-offset than the second high dielectric layer.
    • 提供了非易失性存储器件及其制造方法。 非易失性存储器件包括衬底上的隧道层,隧道层上的浮动栅极,浮置栅极上的栅极间电介质层结构以及栅极间电介质层结构上的控制栅极。 栅极间电介质层结构包括第一氧化硅层,第一氧化硅层上的高电介质层和与第一氧化硅层相对的高电介质层上的第二氧化硅层。高电介质层可以包括第一氧化硅层 和第二高介电层彼此层叠,并且第一高介电层可以具有比第二高介电层更低的电子陷阱位置密度,并且可以具有比第二高介电层更大的能带隙或导带偏移 。