会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Register file system and method for pipelined processing
    • 注册文件系统和流水线处理方法
    • US08725991B2
    • 2014-05-13
    • US11853866
    • 2007-09-12
    • Lin WangMasud KamalPaul BassettSuresh VenkumahantiJian Shen
    • Lin WangMasud KamalPaul BassettSuresh VenkumahantiJian Shen
    • G06F9/30G06F9/40G06F15/00
    • G06F9/3851G06F9/30123G06F9/30141G06F13/4252Y02D10/14Y02D10/151
    • The present disclosure includes a multi-threaded processor that includes a first register file associated with a first thread and a second register file associated with a second thread. At least one hardware resource is shared by the first and second register files. In addition, the first thread may have a pipeline access position that is non-sequential to the second thread. A method of accessing a plurality of register files is also disclosed. The method includes reading data from a first register file while concurrently reading data from a second register file. The first register file is associated with a first instruction stream and the second register file is associated with a second instruction stream. The first instruction stream is sequential to the second instruction stream in an execution pipeline of a processor, and the first register file is in a non-adjacent location with respect to the second register file.
    • 本公开包括多线程处理器,其包括与第一线程相关联的第一寄存器文件和与第二线程相关联的第二寄存器文件。 至少一个硬件资源由第一和第二寄存器文件共享。 此外,第一线程可以具有与第二线程不连续的管线访问位置。 还公开了一种访问多个寄存器文件的方法。 该方法包括从第一寄存器文件读取数据,同时从第二寄存器堆读取数据。 第一寄存器文件与第一指令流相关联,并且第二寄存器文件与第二指令流相关联。 第一指令流在处理器的执行流水线中与第二指令流相顺序,并且第一寄存器文件相对于第二寄存器文件位于非相邻位置。
    • 3. 发明授权
    • Clock gating system and method
    • 时钟门控系统和方法
    • US07902878B2
    • 2011-03-08
    • US12431992
    • 2009-04-29
    • Martin Saint-LaurentBassam Jamil MohdPaul Bassett
    • Martin Saint-LaurentBassam Jamil MohdPaul Bassett
    • H03K19/096
    • H03K19/0016G06F1/04
    • A clock gating system and method is disclosed. In a particular embodiment, the system includes an input logic circuit having at least one input to receive at least one input signal and having an output at an internal enable node. A keeper circuit includes at least one switching element that is responsive to a gated clock signal and is coupled to the internal enable node to selectively hold a logical voltage level at the internal enable node. The system further includes a gating element responsive to an input clock signal and to the logical voltage level at the internal enable node to generate the gated clock signal.
    • 公开了时钟选通系统和方法。 在特定实施例中,系统包括输入逻辑电路,该输入逻辑电路具有至少一个输入端以接收至少一个输入信号并在内部使能节点具有输出。 保持器电路包括响应于门控时钟信号的至少一个开关元件,并且耦合到内部使能节点以选择性地保持内部使能节点处的逻辑电压电平。 该系统还包括响应于输入时钟信号和内部使能节点处的逻辑电压电平的选通元件,以产生门控时钟信号。
    • 5. 发明授权
    • Low power microprocessor cache memory and method of operation
    • 低功耗微处理器缓存存储器和操作方法
    • US07620778B2
    • 2009-11-17
    • US11137183
    • 2005-05-25
    • Baker MohammadMuhammad AhmedPaul BassettSujat JamilAjay Anant Ingle
    • Baker MohammadMuhammad AhmedPaul BassettSujat JamilAjay Anant Ingle
    • G06F12/00
    • G06F12/0895G06F12/0864G06F12/0893
    • Techniques for processing transmissions in a communications (e.g., CDMA) system including the use of a digital signal processor. The digital signal processor includes a cache memory system and associates a plurality of cache memory match lines with addressable memory lines of an addressable memory. Each of the cache memory match lines associates with one of corresponding sets of the cache memory. The method and system maintain each of the cache memory match lines at a low voltage. Once the digital signal processor initiates a search of the cache memory for retrieving data from a selected one of the corresponding sets of the cache memory, a match line drive circuit drives one of the cache memory match lines from a low voltage to a high voltage. The selected one of the cache memory match lines corresponds to the selected one of the corresponding sets of the cache memory. The digital signal processor compares the selected one of the cache memory match lines to an associated one of the addressable memory lines. Following the comparison step, the process returns the one of the cache memory match lines to the low voltage.
    • 用于处理包括使用数字信号处理器的通信(例如,CDMA)系统中的传输的技术。 数字信号处理器包括高速缓冲存储器系统,并将多个高速缓冲存储器匹配线与可寻址存储器的可寻址存储器线相关联。 每个高速缓存存储器匹配行与高速缓冲存储器的相应组中的一个相关联。 该方法和系统将每个缓存存储器匹配线保持在低电压。 一旦数字信号处理器启动对高速缓冲存储器的搜索,以从相应的高速缓冲存储器组中的选定的一个中选出一个数据,则匹配线驱动电路将高速缓冲存储器匹配线之一从低电压驱动到高电压。 高速缓存存储器匹配行中所选择的一个对应于高速缓冲存储器的所选择的相应组中的一个。 数字信号处理器将所选择的一个高速缓冲存储器匹配线与可寻址存储器线中的相关联的一个进行比较。 在比较步骤之后,该过程将高速缓存存储器匹配行之一返回到低电压。
    • 8. 发明申请
    • Register File System and Method for Pipelined Processing
    • 注册文件系统和流水线处理方法
    • US20090070554A1
    • 2009-03-12
    • US11853866
    • 2007-09-12
    • Lin WangMasud KamalPaul BassettSuresh VenkumahantiJian Shen
    • Lin WangMasud KamalPaul BassettSuresh VenkumahantiJian Shen
    • G06F9/40
    • G06F9/3851G06F9/30123G06F9/30141G06F13/4252Y02D10/14Y02D10/151
    • The present disclosure includes a multi-threaded processor that includes a first register file associated with a first thread and a second register file associated with a second thread. At least one hardware resource is shared by the first and second register files. In addition, the first thread may have a pipeline access position that is non-sequential to the second thread. A method of accessing a plurality of register files is also disclosed. The method includes reading data from a first register file while concurrently reading data from a second register file. The first register file is associated with a first instruction stream and the second register file is associated with a second instruction stream. The first instruction stream is sequential to the second instruction stream in an execution pipeline of a processor, and the first register file is in a non-adjacent location with respect to the second register file.
    • 本公开包括多线程处理器,其包括与第一线程相关联的第一寄存器文件和与第二线程相关联的第二寄存器文件。 至少一个硬件资源由第一和第二寄存器文件共享。 此外,第一线程可以具有与第二线程不连续的管线访问位置。 还公开了一种访问多个寄存器文件的方法。 该方法包括从第一寄存器文件读取数据,同时从第二寄存器堆读取数据。 第一寄存器文件与第一指令流相关联,并且第二寄存器文件与第二指令流相关联。 第一指令流在处理器的执行流水线中与第二指令流相顺序,并且第一寄存器文件相对于第二寄存器文件位于非相邻位置。