会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Semiconductor memory device including a flag for selectively controlling erasing and writing of confidential information area
    • 半导体存储器件包括用于选择性地控制机密信息区域的擦除和写入的标志
    • US09256525B2
    • 2016-02-09
    • US13690961
    • 2012-11-30
    • Toshihiro SuzukiNoboru ShibataTakahiro Shimizu
    • Toshihiro SuzukiNoboru ShibataTakahiro Shimizu
    • G06F12/02G06F12/14G06F21/79
    • G06F12/0246G06F12/1433G06F21/79
    • A semiconductor memory device includes a memory which comprises a confidential information area storing confidential information and a flag. A controller reads the flag from the memory when instructed to erase or write data in the confidential information area, determines whether the flag is set, erases or writes data in the confidential information area when the flag is clear, and abandons a process requested by an erase or write instruction when the flag is set. An authenticator uses data in the confidential information area to execute an operation for authentication. A management information area may store management information for associated pages. The flag may include a bit string and a complementary bit string to improve reliability of the flag. The confidential information area may store dummy data when the memory is used for uses other than an application with an authentication function, so no problem arises using a normal controller.
    • 半导体存储器件包括存储机密信息区域和标志的存储器。 当指示擦除或写入机密信息区中的数据时,控制器从存储器中读取该标志,当该标志清除时,确定在机密信息区中是否设置,擦除或写入数据,并放弃由 设置标志时擦除或写入指令。 验证者使用机密信息区域中的数据来执行认证操作。 管理信息区域可以存储关联页面的管理信息。 标志可以包括位串和互补位串,以提高标志的可靠性。 当存储器被用于除具有认证功能的应用程序之外的使用时,机密信息区域可以存储虚拟数据,因此使用普通控制器不会出现问题。
    • 10. 发明授权
    • Semiconductor memory device capable of shortening erase time
    • 能够缩短擦除时间的半导体存储器件
    • US08335114B2
    • 2012-12-18
    • US13162051
    • 2011-06-16
    • Noboru Shibata
    • Noboru Shibata
    • G11C11/34
    • G11C16/3445G11C16/10G11C16/14G11C16/26
    • In a memory cell array, a plurality of memory cells connected to a plurality of word lines and a plurality of bit lines are arranged in a matrix. A control circuit controls the potentials of said plurality of word lines and said plurality of bit lines. In an erase operation, the control circuit erases an n number of memory cells (n is a natural number equal to or larger than 2) of said plurality of memory cells at the same time using a first erase voltage, carries out a verify operation using a first verify level, finds the number of cells k (k≦n) exceeding the first verify level, determines a second erase voltage according to the number k, and carries out an erase operation again using the second erase voltage.
    • 在存储单元阵列中,连接到多个字线和多个位线的多个存储单元被布置成矩阵。 控制电路控制所述多个字线和所述多个位线的电位。 在擦除操作中,控制电路使用第一擦除电压同时擦除所述多个存储单元的n个存储单元(n为等于或大于2的自然数),执行使用 第一验证电平,找到超过第一验证电平的单元数k(k≦̸ n),根据数k确定第二擦除电压,并使用第二擦除电压再次执行擦除操作。