会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明申请
    • METHOD FOR FORMING METAL GATE
    • 形成金属门的方法
    • US20130157449A1
    • 2013-06-20
    • US13686483
    • 2012-11-27
    • JUNZHU CAOLILY JIANGCINDY LICREEK ZHU
    • JUNZHU CAOLILY JIANGCINDY LICREEK ZHU
    • H01L29/66
    • H01L29/66545H01L21/82345H01L21/823842
    • A method for forming metal gates is provided. In the method, a substrate with a first region and a second region is provided. Dummy gate structures and an ILD layer is formed on the substrate. Dummy gates of the dummy gate structures are removed to form openings respectively within the two regions. Work function layers are respectively formed to overlay the openings. A metal layer is formed on the work function layers and then a CMP process is performed until the ILD layer is exposed, thereby forming the metal gates within the two regions at the same time. Only one CMP process is performed to the metal layer, so that over polishing of the ILD layer may be reduced and thickness of metal gates may be more accurately controlled.
    • 提供一种用于形成金属栅极的方法。 在该方法中,提供具有第一区域和第二区域的基板。 在基板上形成虚拟门结构和ILD层。 去除虚拟门结构的虚拟门,分别在两个区域内形成开口。 工作功能层分别形成以覆盖开口。 在功函数层上形成金属层,然后进行CMP处理,直到ILD层露出,从而同时在两个区域内形成金属栅极。 对金属层仅执行一个CMP工艺,从而可以减少ILD层的过度抛光,并且可以更精确地控制金属栅极的厚度。
    • 3. 发明授权
    • Method for forming metal gate
    • 金属门形成方法
    • US08679923B2
    • 2014-03-25
    • US13686483
    • 2012-11-27
    • Junzhu CaoLily JiangCindy LiCreek Zhu
    • Junzhu CaoLily JiangCindy LiCreek Zhu
    • H01L21/8234
    • H01L29/66545H01L21/82345H01L21/823842
    • A method for forming metal gates is provided. In the method, a substrate with a first region and a second region is provided. Dummy gate structures and an ILD layer is formed on the substrate. Dummy gates of the dummy gate structures are removed to form openings respectively within the two regions. Work function layers are respectively formed to overlay the openings. A metal layer is formed on the work function layers and then a CMP process is performed until the ILD layer is exposed, thereby forming the metal gates within the two regions at the same time. Only one CMP process is performed to the metal layer, so that over polishing of the ILD layer may be reduced and thickness of metal gates may be more accurately controlled.
    • 提供一种用于形成金属栅极的方法。 在该方法中,提供具有第一区域和第二区域的基板。 在基板上形成虚拟门结构和ILD层。 去除虚拟门结构的虚拟门,分别在两个区域内形成开口。 工作功能层分别形成以覆盖开口。 在功函数层上形成金属层,然后进行CMP处理,直到ILD层露出,从而同时在两个区域内形成金属栅极。 对金属层仅执行一个CMP工艺,从而可以减少ILD层的过度抛光,并且可以更精确地控制金属栅极的厚度。
    • 4. 发明授权
    • Surrounding stacked gate multi-gate FET structure nonvolatile memory device
    • 周边堆叠栅极多栅极FET结构非易失性存储器件
    • US08513727B2
    • 2013-08-20
    • US12892879
    • 2010-09-28
    • Deyuan XiaoLily JiangGary ChenRoger Lee
    • Deyuan XiaoLily JiangGary ChenRoger Lee
    • H01L29/788
    • H01L29/66825H01L21/28273H01L21/845H01L27/11521H01L27/1211H01L29/42324H01L29/785H01L29/7881
    • Nonvolatile memory devices having a low off state leakage current and an excellent data retention time characteristics. The present invention provides a surrounding stacked gate fin field effect transistor nonvolatile memory structure comprising a silicon-on-insulator substrate of a first conductivity type and a fin active region projecting from an upper surface of the insulator. The structure further includes a tunnel oxide layer formed on the fin active region and a first gate electrode disposed on the tunnel oxide layer and upper surface of the insulator. Additionally, the structure includes an oxide/nitride/oxide (ONO) composite layer formed on the first gate electrode, a second gate electrode formed on the ONO composite layer and patterned so as to define a predetermined area of the ONO composite layer. The structure further includes a dielectric spacer formed on a sidewall of the second gate electrode and source/drain regions formed in the fin active region on both sides of the second gate electrode.
    • 具有低关断状态泄漏电流和优异的数据保持时间特性的非易失性存储器件。 本发明提供了一种包括堆叠的栅极鳍效应晶体管非易失性存储器结构,其包括第一导电类型的绝缘体上硅衬底和从绝缘体的上表面突出的鳍状有源区。 该结构还包括形成在翅片有源区上的隧道氧化物层和设置在隧道氧化物层和绝缘体的上表面上的第一栅电极。 另外,该结构包括形成在第一栅电极上的氧化物/氮化物/氧化物(ONO)复合层,形成在ONO复合层上的第二栅极,并且被图案化以限定ONO复合层的预定区域。 该结构还包括形成在第二栅电极的侧壁上的介质间隔物和形成在第二栅电极两侧的鳍有源区中的源/漏区。
    • 5. 发明授权
    • Method and structure for performing a chemical mechanical polishing process
    • 进行化学机械抛光工艺的方法和结构
    • US08105898B2
    • 2012-01-31
    • US12647362
    • 2009-12-24
    • Lily JiangMeng Feng TsaiJian Guang Chang
    • Lily JiangMeng Feng TsaiJian Guang Chang
    • H01L21/336H01L21/3205H01L21/302H01L21/31
    • H01L27/11521H01L21/28273H01L21/3212H01L21/84H01L29/66825
    • A method for fabricating flash memory devices, e.g., NAND, NOR, is provided. The method includes providing a semiconductor substrate. The method includes forming a second polysilicon layer overlying a plurality of floating gate structures to cause formation of an upper surface provided on the second polysilicon layer. The upper surface has a first recessed region and a second recessed region. The method includes depositing a dielectric material overlying the upper surface to fill the first recessed region and the second recessed region to form a second upper surface region and cover a first elevated region, a second elevated region, and a third elevated region. The method subjects the second upper surface region to a chemical mechanical polishing process to remove the first elevated region, the second elevated region, and the third elevated region to cause formation of a substantially planarized second polysilicon layer free from the fill material.
    • 提供了一种用于制造闪存器件的方法,例如NAND,NOR。 该方法包括提供半导体衬底。 该方法包括形成覆盖多个浮动栅结构的第二多晶硅层,以形成设置在第二多晶硅层上的上表面。 上表面具有第一凹陷区域和第二凹陷区域。 该方法包括沉积覆盖上表面的电介质材料以填充第一凹陷区域和第二凹陷区域以形成第二上表面区域并覆盖第一升高区域,第二升高区域和第三升高区域。 该方法使第二上表面区域进行化学机械抛光工艺以除去第一升高区域,第二升高区域和第三升高区域,从而形成没有填充材料的基本上平坦化的第二多晶硅层。
    • 6. 发明授权
    • Method and structure for performing a chemical mechanical polishing process
    • 进行化学机械抛光工艺的方法和结构
    • US08105897B2
    • 2012-01-31
    • US12647359
    • 2009-12-24
    • Lily JiangMeng Feng TsaiJiang Guang Chang
    • Lily JiangMeng Feng TsaiJiang Guang Chang
    • H01L21/336H01L21/3205H01L21/302H01L21/31
    • H01L27/11521H01L21/28273H01L21/3212H01L21/84H01L29/66825
    • A method for fabricating flash memory devices, e.g., NAND, NOR, is provided. The method includes providing a semiconductor substrate. The method includes forming a second polysilicon layer overlying a plurality of floating gate structures to cause formation of an upper surface provided on the second polysilicon layer. The upper surface has a first recessed region and a second recessed region. The method includes depositing a photo resist material overlying the upper surface to fill the first recessed region and the second recessed region to form a second upper surface region and cover a first elevated region, a second elevated region, and a third elevated region. The method subjects the second upper surface region to a chemical mechanical polishing process to remove the first elevated region, the second elevated region, and the third elevated region to cause formation of a substantially planarized second polysilicon layer free from the fill material.
    • 提供了一种用于制造闪存器件的方法,例如NAND,NOR。 该方法包括提供半导体衬底。 该方法包括形成覆盖多个浮动栅结构的第二多晶硅层,以形成设置在第二多晶硅层上的上表面。 上表面具有第一凹陷区域和第二凹陷区域。 该方法包括沉积覆盖上表面的光致抗蚀剂材料以填充第一凹陷区域和第二凹陷区域以形成第二上表面区域并覆盖第一升高区域,第二升高区域和第三升高区域。 该方法使第二上表面区域进行化学机械抛光工艺以除去第一升高区域,第二升高区域和第三升高区域,从而形成没有填充材料的基本上平坦化的第二多晶硅层。
    • 7. 发明授权
    • Method and structure for performing a chemical mechanical polishing process
    • 进行化学机械抛光工艺的方法和结构
    • US08097508B2
    • 2012-01-17
    • US12647369
    • 2009-12-24
    • Lily JiangMeng Feng TsaiJian Guang Chang
    • Lily JiangMeng Feng TsaiJian Guang Chang
    • H01L21/336H01L21/3205H01L21/302H01L21/31
    • H01L27/11521H01L21/28273H01L21/3212H01L21/84H01L29/66825
    • A method for fabricating flash memory devices, e.g., NAND, NOR, is provided. The method includes providing a semiconductor substrate. The method includes forming a second polysilicon layer overlying a plurality of floating gate structures to cause formation of an upper surface provided on the second polysilicon layer. The upper surface has a first recessed region and a second recessed region. The method includes depositing a doped dielectric material overlying the upper surface to fill the first recessed region and the second recessed region to form a second upper surface region and cover a first elevated region, a second elevated region, and a third elevated region. The method subjects the second upper surface region to a chemical mechanical polishing process to remove the first elevated region, the second elevated region, and the third elevated region to cause formation of a substantially planarized second polysilicon layer free from the fill material.
    • 提供了一种用于制造闪存器件的方法,例如NAND,NOR。 该方法包括提供半导体衬底。 该方法包括形成覆盖多个浮动栅结构的第二多晶硅层,以形成设置在第二多晶硅层上的上表面。 上表面具有第一凹陷区域和第二凹陷区域。 该方法包括沉积覆盖上表面的掺杂电介质材料以填充第一凹陷区域和第二凹陷区域以形成第二上表面区域并覆盖第一升高区域,第二升高区域和第三升高区域。 该方法使第二上表面区域进行化学机械抛光工艺以除去第一升高区域,第二升高区域和第三升高区域,从而形成没有填充材料的基本上平坦化的第二多晶硅层。
    • 8. 发明申请
    • METHOD AND STRUCTURE FOR PERFORMING A CHEMICAL MECHANICAL POLISHING PROCESS
    • 执行化学机械抛光工艺的方法与结构
    • US20100190329A1
    • 2010-07-29
    • US12647369
    • 2009-12-24
    • LILY JIANGMENG FENG CAIJAIN GUANG CHANG
    • LILY JIANGMENG FENG CAIJAIN GUANG CHANG
    • H01L21/8234H01L21/336H01L21/304
    • H01L27/11521H01L21/28273H01L21/3212H01L21/84H01L29/66825
    • A method for fabricating flash memory devices, e.g., NAND, NOR, is provided. The method includes providing a semiconductor substrate. The method includes forming a second polysilicon layer overlying a plurality of floating gate structures to cause formation of an upper surface provided on the second polysilicon layer. The upper surface has a first recessed region and a second recessed region. The method includes depositing a doped dielectric material overlying the upper surface to fill the first recessed region and the second recessed region to form a second upper surface region and cover a first elevated region, a second elevated region, and a third elevated region. The method subjects the second upper surface region to a chemical mechanical polishing process to remove the first elevated region, the second elevated region, and the third elevated region to cause formation of a substantially planarized second polysilicon layer free from the fill material.
    • 提供了一种用于制造闪存器件的方法,例如NAND,NOR。 该方法包括提供半导体衬底。 该方法包括形成覆盖多个浮动栅结构的第二多晶硅层,以形成设置在第二多晶硅层上的上表面。 上表面具有第一凹陷区域和第二凹陷区域。 该方法包括沉积覆盖上表面的掺杂电介质材料以填充第一凹陷区域和第二凹陷区域以形成第二上表面区域并覆盖第一升高区域,第二升高区域和第三升高区域。 该方法使第二上表面区域进行化学机械抛光工艺以除去第一升高区域,第二升高区域和第三升高区域,从而形成没有填充材料的基本上平坦化的第二多晶硅层。
    • 10. 发明授权
    • Method and structure for performing a chemical mechanical polishing process
    • 进行化学机械抛光工艺的方法和结构
    • US08105899B2
    • 2012-01-31
    • US12647367
    • 2009-12-24
    • Lily JiangMeng Feng TsaiJian Guang Chang
    • Lily JiangMeng Feng TsaiJian Guang Chang
    • H01L21/336H01L21/3205H01L21/302H01L21/31
    • H01L27/11521H01L21/28273H01L21/3212H01L21/84H01L29/66825
    • A method for fabricating flash memory devices, e.g., NAND, NOR, is provided. The method includes providing a semiconductor substrate. The method includes forming a second polysilicon layer overlying a plurality of floating gate structures to cause formation of an upper surface provided on the second polysilicon layer. The upper surface has a first recessed region and a second recessed region. The method includes depositing a dielectric material overlying the upper surface to fill the first recessed region and the second recessed region to form a second upper surface region and cover a first elevated region, a second elevated region, and a third elevated region. The method forms at least one dielectric spacer within the first recessed region and at least one dielectric spacer within the second recessed region to form a resulting surface region, and subjects the resulting surface region to a chemical mechanical polishing process to cause formation of a substantially planarized second polysilicon layer free from the dielectric material.
    • 提供了一种用于制造闪存器件的方法,例如NAND,NOR。 该方法包括提供半导体衬底。 该方法包括形成覆盖多个浮动栅结构的第二多晶硅层,以形成设置在第二多晶硅层上的上表面。 上表面具有第一凹陷区域和第二凹陷区域。 该方法包括沉积覆盖上表面的电介质材料以填充第一凹陷区域和第二凹陷区域以形成第二上表面区域并覆盖第一升高区域,第二升高区域和第三升高区域。 该方法在第一凹陷区域内形成至少一个电介质间隔物,以及在第二凹陷区域内形成至少一个电介质间隔物,以形成所得表面区域,并使得到的表面区域进行化学机械抛光工艺,以形成基本平坦化的 第二多晶硅层不含介电材料。