会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Time interpolating direct digital synthesizer
    • 时间内插直接数字合成器
    • US06353649B1
    • 2002-03-05
    • US09584980
    • 2000-06-02
    • David E. BocklemanJui-Kuo Juan
    • David E. BocklemanJui-Kuo Juan
    • H03D324
    • G06F7/68G06F1/025H03L7/0812H03L7/16
    • A direct digital synthesizer (200) includes a first accumulator (202) that acts as the frequency accumulator in order to generate the desired average frequency. A second accumulator (204) acts to generate a phase correction at each overflow, with the input into the phase correction accumulator (204) being a function of the input frequency. The clock signal of the phase correction accumulator (204) is the overflow signal (208) of the frequency accumulator (202). With this configuration, the frequency accumulator (202) generates the timing, and the phase correction accumulator (204) generates the interpolation value. The use of the two accumulators (202, 204) as described, eliminates the need to use a multiplier in the design which is a high current consumption device.
    • 直接数字合成器(200)包括作为频率累加器的第一累加器(202),以便产生期望的平均频率。 第二累加器(204)用于在每个溢出时产生相位校正,其中相位校正累加器(204)的输入是输入频率的函数。 相位校正累加器(204)的时钟信号是频率累加器(202)的溢出信号(208)。 利用该配置,频率累加器(202)产生定时,相位校正累加器(204)产生插补值。 如上所述使用两个累加器(202,204),消除了在设计中使用乘法器的需要,该乘法器是高电流消耗装置。
    • 3. 发明授权
    • Method and apparatus for digital frequency synthesis
    • 数字频率合成方法和装置
    • US06891420B2
    • 2005-05-10
    • US10036558
    • 2001-12-21
    • Frederick L. MartinRobert E. StengelJui-Kuo Juan
    • Frederick L. MartinRobert E. StengelJui-Kuo Juan
    • H03L7/081H03L7/16H03L7/22H04B1/40H04B7/00
    • H03L7/22H03L7/0812H03L7/16
    • A digital frequency synthesizer includes one or more reference clocks (104, 1316, 1502A, 1504A, 1506A) optionally coupled through one or more pulse width reducers (106) to one or more main delay lines (108, 702, 1502B, 1504B, 1506B) that include a plurality of output taps (108B-108I, 702B-702E). During at least certain periods of the reference clock (104) a plurality of the output taps are coupled to a common output (130, 1312, 1508), thereby producing an output signal that has a frequency that exceeds a frequency of the one or more reference clocks. The coupling is preferably accomplished by transmission gates (114, 128, 720-724, 1420-1434) that are switched by gating pulses that are received from decoders (148, 150, 1418) via gating signal delay lines (134-146, 704-718, 1404-1416).
    • 数字频率合成器包括一个或多个参考时钟(104,1316,1502A,1504A,1506A),其可选地通过一个或多个脉冲宽度减法器(106)耦合到一个或多个主延迟线(108,702,1502B ,1504B,1506B),其包括多个输出抽头(108B-108I,702B-702E)。 在参考时钟(104)的至少某些时段期间,多个输出抽头耦合到公共输出(130,1312,1508),从而产生具有超过一个或多个频率的频率的频率的输出信号 参考时钟。 耦合优选地由通过选通脉冲切换的传输门(114,128,720-724,1420-1434)完成,门脉冲经由选通信号延迟线(134-146,704)从解码器(148,150,1418)接收 -718,1404-1416)。