会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Circuit for setting computer system bus signals to predetermined states
in low power mode
    • 用于在低功率模式下将计算机系统总线信号设置为预定状态的电路
    • US5740454A
    • 1998-04-14
    • US576193
    • 1995-12-20
    • Philip C. KellyTodd J. DeSchepperJames R. Reif
    • Philip C. KellyTodd J. DeSchepperJames R. Reif
    • G06F1/32
    • G06F1/3228
    • A power management circuit for managing low power modes in a computer system, which implements four power modes, from highest power consumption to lowest power consumption: RUN mode, SLEEP mode, IDLE mode, and STAND BY mode. The computer system includes a PCI bus and an ISA bus, with a CPU-PCI bridge to connect the host bus and the PCI bus and a PCI-ISA bridge to connect the PCI bus and the ISA bus. The power management circuit transitions from SLEEP mode to IDLE mode by first determining if the CPU-PCI bridge is parked on the PCI bus and if it is in SLEEP mode. The power management circuit then waits for one refresh period and for all internal queues to empty before checking again to determine if the CPU-PCI bridge is still parked on the PCI bus and if it is still in SLEEP mode. If true, the CPU-PCI bridge transitions to IDLE mode. The power management circuit also performs low power refresh cycles when it is in IDLE or STANDBY mode. In those modes, the memory controller in the CPU-PCI bridge is disabled to conserve power. The power management circuit performs the refresh cycles based off an external asynchronous clock. Further, the power management circuit drives certain PCI bus signals to a certain state to avoid leakage current due to the existence of a mixture of 3.3-bolt and 5-volt components connected to the PCI bus.
    • 一种用于管理计算机系统中的低功率模式的电源管理电路,其实现从最高功耗到最低功耗的四种功率模式:RUN模式,SLEEP模式,空闲模式和STAND BY模式。 计算机系统包括PCI总线和ISA总线,具有连接主机总线和PCI总线的CPU-PCI桥接器和用于连接PCI总线和ISA总线的PCI-ISA网桥。 电源管理电路首先确定CPU-PCI桥是否停放在PCI总线上,如果它处于休眠模式,则从休眠模式转换到空闲模式。 然后,电源管理电路等待一个刷新周期,并且所有内部队列都清空,然后再次检查以确定CPU-PCI桥是否仍然停留在PCI总线上,以及是否仍处于休眠模式。 如果为真,则CPU-PCI桥转换到空闲模式。 电源管理电路在空闲或待机模式下也执行低功耗刷新周期。 在这些模式下,CPU-PCI桥接器中的存储器控​​制器被禁用以节省电力。 电源管理电路基于外部异步时钟执行刷新周期。 此外,电源管理电路将某些PCI总线信号驱动到某一状态,以避免由于连接到PCI总线的3.3螺栓和5伏组件的混合存在而导致的漏电流。
    • 3. 发明授权
    • Control method and apparatus for controlling the data flow rate in a
FIFO memory, for synchronous SCSI data transfers
    • 用于控制FIFO存储器中的数据流量的控制方法和装置,用于同步SCSI数据传输
    • US5237660A
    • 1993-08-17
    • US289859
    • 1988-12-27
    • Bret S. WeberJames R. ReifTimothy E. Hoglund
    • Bret S. WeberJames R. ReifTimothy E. Hoglund
    • G06F5/10G06F5/14G06F13/42
    • G06F5/14G06F13/423
    • A circuit for use with a SCSI interface for controlling synchronous data transfers into an attached FIFO memory. The circuit uses a comparator to keep track of the number of FIFO locations available by starting with a threshold value, which represents the locations available initially, and comparing the net number of FIFO locations filled to the threshold value. The net number of FIFO locations filled is kept by a counter which counts the difference between the words transferred into the FIFO and the words transferred out of the FIFO. The threshold value is an adjusted offset value if the SCSI interface is operating in INITIATOR mode, and the FIFO size if the SCSI interface is operating in TARGET mode. When the comparator determines that the FIFO is filled, it pauses the current synchronous message by withholding an ACK in the INITIATOR mode or a REQ in the TARGET mode.
    • 用于与SCSI接口一起使用的电路,用于将同步数据传输到连接的FIFO存储器中。 电路使用比较器来跟踪可用的FIFO位置的数量,从阈值开始,阈值表示最初可用的位置,并且将填充的FIFO位置的净数与阈值进行比较。 填充的FIFO位置的净数由计数器计数,该计数器计数传输到FIFO中的字与从FIFO传送的字之间的差。 如果SCSI接口工作在INITIATOR模式,则该阈值是调整后的偏移值,如果SCSI接口工作在TARGET模式,则该值为FIFO大小。 当比较器确定FIFO被填充时,它通过在INITIATOR模式中保留ACK或者在目标模式中的REQ来暂停当前的同步消息。
    • 4. 发明授权
    • System and method for providing multi-initiator capability to an ATA drive
    • 为ATA驱动器提供多启动器功能的系统和方法
    • US06948036B2
    • 2005-09-20
    • US10177274
    • 2002-06-21
    • Thomas W. GrieffJames R. ReifAlbert Chang
    • Thomas W. GrieffJames R. ReifAlbert Chang
    • G06F3/06G06F11/00G06F12/00G06F13/00
    • G06F3/0659G06F3/0607G06F3/0674
    • A multi-port adapter and method of operation suitable for use with serial ATA devices is disclosed. An adapter includes a switch that receives input from multiple host devices and an arbiter module for assigning a priority scheme to received commands. An outstanding request table is implemented as a memory module for storing identifying information associated with commands received from multiple host devices, and a free pointers queue is maintained to track slots available in the outstanding request table. A command tracker state machine decodes incoming requests from hosts, monitors the execution by these commands by the ATA device, and updates the memory module to reflect completion of commands. Also disclosed is a storage system including an adapter of the present invention and ATA storage devices.
    • 公开了适用于串行ATA设备的多端口适配器和操作方法。 适配器包括从多个主机设备接收输入的交换机和用于向接收到的命令分配优先级方案的仲裁器模块。 一个未完成的请求表被实现为用于存储与从多个主机设备接收的命令相关联的识别信息的存储器模块,并且保持空闲指针队列以跟踪未完成请求表中可用的时隙。 命令跟踪器状态机解码来自主机的传入请求,通过ATA设备监视这些命令的执行,并更新内存模块以反映命令的完成。 还公开了一种包括本发明的适配器和ATA存储设备的存储系统。
    • 5. 发明授权
    • Circuit for setting computer system bus signals to predetermined states in low power mode
    • 用于在低功率模式下将计算机系统总线信号设置为预定状态的电路
    • US06357013B1
    • 2002-03-12
    • US09042914
    • 1998-03-17
    • Philip C. KellyTodd J. DeSchepperJames R. Reif
    • Philip C. KellyTodd J. DeSchepperJames R. Reif
    • G06F132
    • G06F1/3228
    • A power management circuit for managing low power modes in a computer system, which implements four power modes, from highest power consumption to lowest power consumption: RUN mode, SLEEP mode, IDLE mode, and STANDBY mode. The computer system includes a PCI bus and an ISA bus, with a CPU-PCI bridge to connect the host bus and the PCI bus and a PCI-ISA bridge to connect the PCI bus and the ISA bus. The power management circuit transitions from SLEEP mode to IDLE mode by first determining if the CPU-PCI bridge is parked on the PCI bus and if it is in SLEEP mode. The power management circuit then waits for one refresh period and for all internal queues to empty before checking again to determine if the CPU-PCI bridge is still parked on the PCI bus and if it is still in SLEEP mode. If true, the CPU-PCI bridge transitions to IDLE mode. The power management circuit also performs low power refresh cycles when it is in IDLE or STANDBY mode. In those modes, the memory controller in the CPU-PCI bridge is disabled to conserve power. The power management circuit performs the refresh cycles based off an external asynchronous clock. Further, the power management circuit drives certain PCI bus signals to a certain state to avoid leakage current due to the existence of a mixture of 3.3-bolt and 5-volt components connected to the PCI bus.
    • 一种用于管理计算机系统中的低功率模式的电源管理电路,其实现从最高功耗到最低功耗的四种功率模式:RUN模式,SLEEP模式,空闲模式和待机模式。 计算机系统包括PCI总线和ISA总线,具有连接主机总线和PCI总线的CPU-PCI桥接器和用于连接PCI总线和ISA总线的PCI-ISA网桥。 电源管理电路首先确定CPU-PCI桥是否停放在PCI总线上,如果它处于休眠模式,则从休眠模式转换到空闲模式。 然后,电源管理电路等待一个刷新周期,并且所有内部队列都清空,然后再次检查以确定CPU-PCI桥是否仍然停留在PCI总线上,以及是否仍处于休眠模式。 如果为真,则CPU-PCI桥转换到空闲模式。 电源管理电路在空闲或待机模式下也执行低功耗刷新周期。 在这些模式下,CPU-PCI桥接器中的存储器控​​制器被禁用以节省电力。 电源管理电路基于外部异步时钟执行刷新周期。 此外,电源管理电路将某些PCI总线信号驱动到某一状态,以避免由于连接到PCI总线的3.3螺栓和5伏组件的混合存在而导致的漏电流。
    • 9. 发明授权
    • Device and method for dynamically reducing power consumption within input buffers of a bus interface unit
    • 在总线接口单元的输入缓冲器内动态降低功耗的装置和方法
    • US06243817B1
    • 2001-06-05
    • US08995703
    • 1997-12-22
    • Maria L. MeloJames R. ReifDavid J. Maguire
    • Maria L. MeloJames R. ReifDavid J. Maguire
    • G06F126
    • G06F1/3253G06F1/3203Y02D10/151
    • A computer is provided having a bus interface unit coupled between a CPU bus and a mezzanine bus, or PCI bus. The bus interface unit includes a plurality of input buffers which can be selectively connected and disconnected in a dynamic fashion according to active and inactive signals forwarded thereto. Signals forwarded to the bus interface unit from the CPU are classified according to the transaction phase of CPU bus activity. If signals associated with one particular transaction phase are active, then input buffers attributed to signals of other transaction phases can be deactivated. It is preferred that input buffers associated with signals of a request and arbitration phase be maintained active and coupled to power regardless of the present transaction phase unless the computer enters a powered down mode, such as sleep, idle or standby.
    • 提供了一种具有耦合在CPU总线和夹层总线或PCI总线之间的总线接口单元的计算机。 总线接口单元包括多个输入缓冲器,其可以根据转发给其的有源和非活动信号以动态方式选择性地连接和断开。 根据CPU总线活动的事务阶段对从CPU传送到总线接口单元的信号进行分类。 如果与一个特定事务阶段相关联的信号是有效的,则归因于其他事务阶段的信号的输入缓冲器可以被去激活。 优选的是,与请求和仲裁阶段的信号相关联的输入缓冲器保持有效并且与当前事务阶段无关地耦合到功率,除非计算机进入诸如睡眠,空闲或待机的断电模式。
    • 10. 发明授权
    • Circuit for switching between synchronous and asynchronous memory
refresh cycles in low power mode
    • 用于在低功耗模式下在同步和异步存储器刷新周期之间切换的电路
    • US5796992A
    • 1998-08-18
    • US575370
    • 1995-12-20
    • James R. ReifMichael J. CollinsTodd J. DeSchepper
    • James R. ReifMichael J. CollinsTodd J. DeSchepper
    • G06F1/32G06F1/04
    • G06F1/32
    • A power management circuit for managing low power modes in a computer system, which implements four power modes, from highest power consumption to lowest power consumption: RUN mode, SLEEP mode, IDLE mode, and STANDBY mode. The computer system includes a PCI bus and an ISA bus, with a CPU-PCI bridge to connect the host bus and the PCI bus and a PCI-ISA bridge to connect the PCI bus and the ISA bus. The power management circuit transitions from SLEEP mode to IDLE mode by first determining if the CPU-PCI bridge is parked on the PCI bus and if it is in SLEEP mode. The power management circuit then waits for one refresh period and for all internal queues to empty before checking again to determine if the CPU-PCI bridge is still parked on the PCI bus and if it is still in SLEEP mode. If true, the CPU-PCI bridge transitions to IDLE mode. The power management circuit also performs low power refresh cycles when it is in IDLE or STANDBY mode. In those modes, the memory controller in the CPU-PCI bridge is disabled to conserve power. The power management circuit performs the refresh cycles based off an external asynchronous clock. Further, the power management circuit drives certain PCI bus signals to a certain state to avoid leakage current due to the existence of a mixture of 3.3-volt and 5-volt components connected to the PCI bus.
    • 一种用于管理计算机系统中的低功率模式的电源管理电路,其实现从最高功耗到最低功耗的四种功率模式:RUN模式,SLEEP模式,空闲模式和待机模式。 计算机系统包括PCI总线和ISA总线,具有连接主机总线和PCI总线的CPU-PCI桥接器和用于连接PCI总线和ISA总线的PCI-ISA网桥。 电源管理电路首先确定CPU-PCI桥是否停放在PCI总线上,如果它处于休眠模式,则从休眠模式转换到空闲模式。 然后,电源管理电路等待一个刷新周期,并且所有内部队列都清空,然后再次检查以确定CPU-PCI桥是否仍然停留在PCI总线上,以及是否仍处于休眠模式。 如果为真,则CPU-PCI桥转换到空闲模式。 电源管理电路在空闲或待机模式下也执行低功耗刷新周期。 在这些模式下,CPU-PCI桥接器中的存储器控​​制器被禁用以节省电力。 电源管理电路基于外部异步时钟执行刷新周期。 此外,电源管理电路将某些PCI总线信号驱动到某一状态,以避免由于存在连接到PCI总线的3.3伏和5伏组件的混合而引起的漏电流。