会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明授权
    • Frequency synthesis architecture in a satellite receiver
    • 卫星接收机中的频率综合架构
    • US6091931A
    • 2000-07-18
    • US878328
    • 1997-06-18
    • Nadav Ben-EfraimChristopher Keate
    • Nadav Ben-EfraimChristopher Keate
    • H04B1/26H03D7/16H03J1/00H03J7/06H04B1/16H04N7/20
    • H03J1/0008H03D7/166H03J7/065H04N7/20
    • An improved DBS receiver front end architecture having a tuner chip and a demodulator/decoder chip. The tuner chip and the demodulator/decoder chip each include portions of a digital tuning frequency synthesizer. The frequency synthesizer comprises one or more digital counters which are implemented on the demodulator/decoder chip, and an oscillator which is implemented on the tuner chip. This advantageously avoids digital noise interference with the tuner chip while providing a reduced part count. Briefly, the present invention concerns a DBS receiver front end which includes a tuner chip and a demodulator/decoder chip which cooperate to perform a frequency synthesis function. The tuner chip has a tuning oscillator coupled to a tank circuit having an adjustable resonance frequency, and a downconverter coupled to receive a tuning frequency signal provided by the tuning oscillator. The demodulator/decoder chip has a programmable counter configured to count cycles of the tuning frequency to provide a frequency-divided signal to a phase detector. The phase detector compares the frequency-divided signal to a reference frequency, and is coupled to adjust the resonance frequency of the tank circuit to cause the tuning frequency to have a frequency which is a multiple of the resonance frequency. The demodulator/decoder chip also has a decoder which receives the baseband signal and converts it to a decoded signal.
    • 具有调谐器芯片和解调器/解码器芯片的改进的DBS接收机前端架构。 调谐器芯片和解调器/解码器芯片各自包括数字调谐频率合成器的部分。 频率合成器包括在解调器/解码器芯片上实现的一个或多个数字计数器,以及在调谐器芯片上实现的振荡器。 这有利地避免了与调谐器芯片的数字噪声干扰,同时提供减少的部件数量。 简而言之,本发明涉及一种DBS接收器前端,其包括协调以执行频率合成功能的调谐器芯片和解调器/解码器芯片。 调谐器芯片具有耦合到具有可调谐谐振频率的振荡电路的调谐振荡器,以及耦合以接收由调谐振荡器提供的调谐频率信号的下变频器。 解调器/解码器芯片具有可编程计数器,其被配置为对调谐频率的周期进行计数以向相位检测器提供分频信号。 相位检测器将分频信号与参考频率进行比较,并且耦合以调节振荡电路的谐振频率,以使调谐频率具有作为谐振频率的倍数的频率。 解调器/解码器芯片还具有接收基带信号并将其转换为解码信号的解码器。
    • 6. 发明授权
    • System and method for correction of I/Q angular error in a satellite
receiver
    • 用于校正卫星接收机中I / Q角度误差的系统和方法
    • US5812927A
    • 1998-09-22
    • US797112
    • 1997-02-10
    • Nadav Ben-EfraimChristopher Keate
    • Nadav Ben-EfraimChristopher Keate
    • H04H40/90H04H1/00
    • H04H40/90
    • A DBS receiver front end which converts the received signal directly to the baseband representation and maintains a high performance with a new techniques for tracking and counteracting frequency drift, and correcting I/Q angular error and amplitude imbalance. The DBS receiver front end comprises a tuner and a demodulator/decoder. The tuner receives a high frequency signal and converts it to a baseband signal having a frequency offset error. In one embodiment, the DBS receiver front end includes a demodulator/decoder which digitally performs I/Q angular error correction. The tuner converts the high frequency signal to a baseband signal having an in-phase and a quadrature-phase component. Ideally, the components are separated by ninety degrees, but typically an angular error exists. The demodulator/decoder includes an adaptive equalizer for correcting the angular error. Having the equalizer allows for relaxed tolerances in the tuner.
    • DBS接收机前端,将接收的信号直接转换为基带表示,并通过用于跟踪和抵消频率漂移的新技术,以及校正I / Q角度误差和幅度不平衡来维持高性能。 DBS接收机前端包括调谐器和解调器/解码器。 调谐器接收高频信号并将其转换为具有频偏误差的基带信号。 在一个实施例中,DBS接收器前端包括数字地执行I / Q角度误差校正的解调器/解码器。 调谐器将高频信号转换为具有同相和正交相分量的基带信号。 理想地,组件分开九十度,但通常存在角度误差。 解调器/解码器包括用于校正角度误差的自适应均衡器。 使均衡器允许在调谐器中放宽容差。
    • 8. 发明授权
    • High frequency signal processing chip having signal pins distributed to
minimize signal interference
    • 具有分配信号引脚的高频信号处理芯片以最小化信号干扰
    • US5955783A
    • 1999-09-21
    • US878333
    • 1997-06-18
    • Nadav Ben-EfraimChristopher Keate
    • Nadav Ben-EfraimChristopher Keate
    • H01L23/28H03D3/00H03D7/16H04B1/08H04B1/30H04B15/00H04H40/90H01L23/34H01L23/48H01L23/52
    • H04H40/90H03D3/007H03D7/166H04B1/30
    • A DBS receiver front end which includes a tuner chip and a demodulator/decoder chip. The tuner chip converts a receive signal to a baseband signal using a tuning frequency signal generated from a tank circuit. The design of a package for the tuner chip maximally spaces the pins associated with high frequency signals by placing them on opposite sides of the chip (in the case of two high frequency signal sources) or (in the case of three high frequency signal sources) in a triangle formation with widely spaced vertices wherein at least two of the pins are adjacent to corners of the package. For two or more high frequency signal sources, a good determination of pin locations can be determined according to the formula P.sub.i =C+i.multidot..left brkt-bot.N/M.right brkt-bot., i=1, . . . , M, where P.sub.i are the pin numbers, N is a total number of pins around the perimeter of the package, M is a total number of the high frequency signal sources, and C is an offset number. Where a high frequency signal source has more than one associated pin, one pin number is found from the above formula, and the associated pins are placed on adjacent pins.
    • DBS接收机前端,包括调谐器芯片和解调器/解码器芯片。 调谐器芯片使用从电路产生的调谐频率信号将接收信号转换为基带信号。 用于调谐器芯片的封装的设计通过将与高频信号相关联的引脚放置在芯片的相对侧(在两个高频信号源的情况下)或(在三个高频信号源的情况下) 在具有广泛间隔的顶点的三角形形状中,其中至少两个销与包装的角相邻。 对于两个或更多个高频信号源,可以根据公式Pi = C + ix + 537 N / M + 540,i = 1来确定引脚位置的良好确定。 。 。 ,M,其中Pi是引脚号,N是封装周边周围的引脚总数,M是高频信号源的总数,C是偏移号。 在高频信号源具有多于一个的相关引脚的情况下,从上述公式可以看到一个引脚号,并将相应的引脚放置在相邻引脚上。
    • 9. 发明授权
    • Method and apparatus for intermodulation noise suppression in RF power
amplifiers
    • RF功率放大器中互调噪声抑制的方法和装置
    • US5930688A
    • 1999-07-27
    • US862156
    • 1992-04-02
    • Franklin W. FloydChristopher Keate
    • Franklin W. FloydChristopher Keate
    • H04B1/04
    • H04B1/0475
    • An apparatus and method for suppressing intermodulation noise in a radio frequency power amplifier. Intermodulation noise suppression is achieved by use of an amplitude limiter connected to the signal source and a shaping filter connected between the amplitude limiter and the power amplifier. The shaping filter may be a band-stop notch filter which attenuates intermodulation noise in a selected radio band or a bandpass filter which attenuates all out-of-band intermodulation noise. The intermodulation noise suppression of this invention causes the signal entering the power amplifier to be characterized by (1) a low peak-to-average envelope distribution and (2) low spectral content in the radio frequency bands to be protected.
    • 一种用于抑制射频功率放大器中的互调噪声的装置和方法。 通过使用连接到信号源的限幅器和连接在幅度限制器和功率放大器之间的整形滤波器来实现互调噪声抑制。 整形滤波器可以是衰减所选无线电频带中的互调噪声的带阻陷波滤波器或衰减所有带外互调噪声的带通滤波器。 本发明的互调噪声抑制使得进入功率放大器的信号的特征在于(1)低峰值平均包络分布和(2)待保护的无线电频带中的低频谱含量。
    • 10. 发明授权
    • Method and apparatus for pilot-aided carrier acquisition of vestigial sideband signal
    • 用于导航辅助载波采集残留边带信号的方法和装置
    • US06665355B1
    • 2003-12-16
    • US09391973
    • 1999-09-08
    • Ting-Yin ChenRavi BhaskaranChristopher KeateKedar D. Shirali
    • Ting-Yin ChenRavi BhaskaranChristopher KeateKedar D. Shirali
    • H03D124
    • H03D1/24
    • An inexpensive synchronous detection module is disclosed for a sideband signal receiver that provides for flexibility in design of the tuner. The detection module is adaptable to detection of upper or lower sideband signals. One embodiment includes an analog-to-digital converter, a Hilbert transform filter, a sideband selection switch, a complex multiplier, a carrier recovery. loop, a matched filter, and a decimator. The analog-to-digital converter oversamples an intermediate frequency (IF) signal from the tuner, and the Hilbert transform filter generates a Hilbert transform of the digital IF signal. An analytic IF signal can be generated from the digital IF signal by multiplying the Hilbert transform of the digital IF signal by j(=sqrt(−1)), and adding the resulting imaginary-valued signal to the digital IF signal. The sideband selection switch can “flip” the analytic IF signal by inverting the imaginary-valued signal. The complex multiplier multiplies the analytic IF signal by a complex-value sinusoid to shift the analytic IF signal to baseband. The resulting analytic baseband signal is match filtered and decimated to form a baseband double sideband signal with one sample per symbol period. The carrier recovery loop operates on the imaginary part of the analytic baseband signal to generate the complex sinusoid that shifts the analytic IF signal to baseband.
    • 公开了一种边缘信号接收机的便宜的同步检测模块,其提供了调谐器设计的灵活性。 检测模块适用于检测上或下边带信号。 一个实施例包括模数转换器,希尔伯特变换滤波器,边带选择开关,复数乘法器,载波恢复。 循环,匹配滤波器和抽取器。 模数转换器从调谐器中抽取中频(IF)信号,希尔伯特变换滤波器产生数字IF信号的希尔伯特变换。 通过将数字IF信号的希尔伯特变换乘以j(= sqrt(-1)),并将产生的虚值信号与数字IF信号相加,可以从数字IF信号产生分析IF信号。 边带选择开关可以通过反相虚值信号来“翻转”分析IF信号。 复数乘法器将分析的IF信号乘以复数值正弦波,以将分析的IF信号移位到基带。 所得到的分析基带信号被匹配滤波和抽取以形成基带双边带信号,每个符号周期具有一个样本。 载波恢复循环在分析基带信号的虚部上运行,以产生将分析IF信号转换为基带的复数正弦波。