会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明申请
    • Semiconductor memory device
    • 半导体存储器件
    • US20050169038A1
    • 2005-08-04
    • US11045786
    • 2005-01-28
    • Koji InoueYoshinao MorikawaAtsushi ShimaokaYukio Tamai
    • Koji InoueYoshinao MorikawaAtsushi ShimaokaYukio Tamai
    • G11C11/15G11C7/06G11C7/12G11C7/14G11C8/08G11C11/00
    • G11C7/062G11C7/06G11C7/12G11C7/14G11C8/08
    • A semiconductor memory device comprises a column readout voltage supply circuit which supplies a predetermined first voltage when readout is selected and supplies a predetermined second voltage which is different from the fist voltage when the readout is not selected, to each column selection line, a row readout voltage supply circuit which supplies the second voltage to each row selection line at the time of readout, a sense circuit which detects a current flowing in the selected row selection line separately from a current flowing in the non-selected row selection lines to detect an electric resistance state of the selected memory cell at the time of readout, and a column voltage displacement prevention circuit which prevents displacement of a supplied voltage level for each of the non-selected column selection lines at the time of readout.
    • 半导体存储器件包括列读出电压供应电路,当选择读出时提供预定的第一电压,并且当未选择读出时将提供与第一电压不同的预定的第二电压提供给每列选择线,行读出 电压供给电路,其在读出时向每行行选择线提供第二电压;感测电路,其检测在所选行行选择线中流动的电流与流过未选择行选择线的电流分开,以检测电 在读出时所选择的存储单元的电阻状态和列电压位移防止电路,用于在读出时防止每个未选择的列选择线提供的电压电平的位移。
    • 3. 发明授权
    • Semiconductor memory device
    • 半导体存储器件
    • US07668001B2
    • 2010-02-23
    • US11921755
    • 2006-01-05
    • Masayuki TajiriAtsushi ShimaokaKohji Inoue
    • Masayuki TajiriAtsushi ShimaokaKohji Inoue
    • G11C11/00
    • G11C13/00G11C13/0023G11C13/0069G11C2013/009G11C2213/77
    • A semiconductor memory device (1) comprises a memory cell array (100) in which memory cells each have a variable resistance element and the memory cells in the same row are connected to a common word line and the memory cells in the same column are connected to a common bit line, wherein during a predetermined memory action, the voltage amplitude of the voltage pulse applied to an end of at least one of the selected word line and the selected bit line is adjusted based on the position of the selected memory cell in the memory cell array (100) so that the effective voltage amplitude of a voltage pulse applied to the variable resistance element of the selected memory cell to be programmed or erased falls within a certain range regardless of the position in the memory cell array (100).
    • 半导体存储器件(1)包括存储单元阵列(100),其中存储单元各自具有可变电阻元件,并且同一行中的存储单元连接到公共字线,并且同一列中的存储器单元被连接 公共位线,其中在预定的存储器动作期间,基于所选择的存储器单元的位置来调整施加到所选字线和所选位线中的至少一个的末端的电压脉冲的电压幅度 存储单元阵列(100),使得施加到要编程或擦除的所选存储单元的可变电阻元件的电压脉冲的有效电压幅度落在一定范围内,而与存储单元阵列(100)中的位置无关, 。
    • 5. 发明授权
    • Lever-type detector, stylus, and automatic stylus exchanger
    • 杠杆式探测器,触控笔和自动测针交换器
    • US08869601B2
    • 2014-10-28
    • US12976415
    • 2010-12-22
    • Takeshi YamamotoAtsushi Shimaoka
    • Takeshi YamamotoAtsushi Shimaoka
    • G01B5/12G01B5/28G01B5/012
    • G01B5/012G01B5/28
    • A lever-type detector, a stylus, and an automatic stylus exchanger allow styluses of different types to be exchanged automatically and reduce the burden of exchanging the styluses of different types for the lever-type detector. An approximately U-shaped notch is formed in a seating plate provided for a stylus body. In order to attach a stylus to a stylus holder, the longitudinal direction of the stylus body is set in a direction orthogonal to the central axis of a shaft body of the stylus holder, and the seating plate is moved in the direction orthogonal to the central axis of the shaft body. Then, the notch guides the shaft body to the center of gravity of the whole stylus on the seating plate. With the shaft body guided to the center of gravity by the notch, a flat swinging member holds the seating plate detachably.
    • 杠杆式检测器,触针和自动触针交换器允许自动交换不同类型的触笔,并且减轻了用于杠杆式检测器的不同类型的触笔的交换的负担。 在为触针本体提供的座板中形成大致U形的凹口。 为了将触针安装到触笔支架上,触针主体的纵向方向设置在与触笔支架的轴体的中心轴线正交的方向上,并且座板沿与中心正交的方向移动 轴体的轴线。 然后,切口将轴体引导到座板上整个触控笔的重心。 当轴体通过凹口引导到重心时,平坦的摆动构件可拆卸地保持座板。
    • 8. 发明申请
    • NONVOLATILE SEMICONDUCTOR MEMORY DEVICE
    • 非易失性半导体存储器件
    • US20090046495A1
    • 2009-02-19
    • US11913490
    • 2006-04-26
    • Atsushi ShimaokaHidechika KawazoeYukio Tamai
    • Atsushi ShimaokaHidechika KawazoeYukio Tamai
    • G11C11/00G11C7/00
    • G11C13/00G11C8/08G11C13/0028G11C13/0069G11C2013/0073G11C2013/009G11C2213/77H01L27/101
    • A nonvolatile semiconductor memory device comprises a memory cell selecting circuit which selects a selected memory cell (M0) from a memory cell array (3); and a programming voltage applying circuit, which applies a row programming voltage and a column programming voltage to a selected word line and a selected bit line, respectively, and applies a row programming blocking voltage and a column programming blocking voltage to unselected word lines and unselected bit lines, respectively, and applies a programming voltage sufficient for programming only on both ends of the selected memory (M0). The programming voltage applying circuit applies a programming compensating voltage having a polarity opposite to that of the voltage applied on both ends of the unselected memory cells (M1, M2) other than the selected memory cell (M0), on both ends of the unselected memory cells (M1, M2), while the programming voltage is applied to the selected memory cell (M0).
    • 非易失性半导体存储器件包括从存储单元阵列(3)中选择所选存储单元(M0)的存储单元选择电路; 以及编程电压施加电路,其分别对所选择的字线和选定的位线施加行编程电压和列编程电压,并对未选择的字线和未选择的字线施加行编程阻止电压和列编程阻塞电压 并且仅在所选择的存储器(M0)的两端施加足以进行编程的编程电压。 编程电压施加电路施加与非选择存储器(M0)以外的未被选择的存储单元(M1,M2)的两端施加的电压极性相反的编程补偿电压,在未选择的存储器 而编程电压被施加到所选存储单元(M0)时,单元(M1,M2)。
    • 9. 发明授权
    • Semiconductor memory device
    • 半导体存储器件
    • US07283407B2
    • 2007-10-16
    • US11045786
    • 2005-01-28
    • Koji InoueYoshinao MorikawaAtsushi ShimaokaYukio Tamai
    • Koji InoueYoshinao MorikawaAtsushi ShimaokaYukio Tamai
    • G11C7/00
    • G11C7/062G11C7/06G11C7/12G11C7/14G11C8/08
    • A semiconductor memory device comprises a column readout voltage supply circuit which supplies a predetermined first voltage when readout is selected and supplies a predetermined second voltage which is different from the fist voltage when the readout is not selected, to each column selection line, a row readout voltage supply circuit which supplies the second voltage to each row selection line at the time of readout, a sense circuit which detects a current flowing in the selected row selection line separately from a current flowing in the non-selected row selection lines to detect an electric resistance state of the selected memory cell at the time of readout, and a column voltage displacement prevention circuit which prevents displacement of a supplied voltage level for each of the non-selected column selection lines at the time of readout.
    • 半导体存储器件包括列读出电压供应电路,当选择读出时提供预定的第一电压,并且当未选择读出时将提供与第一电压不同的预定的第二电压提供给每列选择线,行读出 电压供给电路,其在读出时向每行行选择线提供第二电压;感测电路,其检测在所选行行选择线中流动的电流与流过未选择行选择线的电流分开,以检测电 在读出时所选择的存储单元的电阻状态和列电压位移防止电路,用于在读出时防止每个未选择的列选择线提供的电压电平的位移。