会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 41. 发明申请
    • Shielded flat pair cable with integrated resonant filter compensation
    • 屏蔽扁平对电缆,集成谐振滤波器补偿
    • US20080173464A1
    • 2008-07-24
    • US11654168
    • 2007-01-18
    • Rajendran Nair
    • Rajendran Nair
    • H01B11/02H01B7/00
    • H01B7/0876
    • A novel flat-wire-pair cable and resonant filter termination employing active interconnect principles is disclosed. The invention implements flattened conducting wires coated with insulation that are bonded to each other, providing approximately rectangular cross-sections and flat surfaces for the transport of charge through the wires. The flat wire pair may then be twisted for additional cross-talk minimization, with the twist occurring simultaneously and in identical fashion on both wires due to their attached arrangement. The terminating ends of the cable are routed on an insulating substrate forming a connector body, with the traces ending in conducting structures providing a matched resonating filter function. This filter is tuned to provide maximal benefit for the highest significant spectral content in transmitted signals. Through these enhancements, the invention interconnect architecture substantially reduces signal loss due to skin-effect and eliminates intra-pair skew. Through its active interconnect design, it amplifies high-frequency content and recovers signal energy lost due to attenuation through the length of the cable and connector termination.
    • 公开了一种采用有源互连原理的新型扁线对电缆和谐振滤波器终端。 本发明实现了具有彼此粘合的绝缘体的扁平化的导线,提供了大致矩形的横截面和平坦的表面,用于通过导线运送电荷。 然后可以将扁平线对扭曲以进行额外的串扰最小化,由于其连接的布置,扭曲同时发生并且以两种线相同的方式发生。 电缆的终端在形成连接器主体的绝缘基板上布线,轨迹终止于提供匹配的谐振滤波器功能的导电结构。 该滤波器被调谐以提供传输信号中最高有效频谱含量的最大益处。 通过这些增强,本发明的互连体系结构基本上减少了由于皮肤效应引起的信号损失,并消除了对内偏斜。 通过其有源互连设计,它可以放大高频内容,并恢复由于电缆长度和连接器端接引起的衰减造成的信号能量损失。
    • 42. 发明授权
    • Voltage droop suppressing circuit
    • 电压下降抑制电路
    • US07378898B2
    • 2008-05-27
    • US11195554
    • 2005-08-03
    • Rajendran Nair
    • Rajendran Nair
    • H03K17/687
    • G06F1/26H01L23/49811H01L23/50H01L23/5384H01L25/16H01L2224/16H01L2224/16235H01L2224/73253H01L2924/13091H01L2924/15312H01L2924/1532H01L2924/16152H01L2924/19106H01L2924/3011
    • The invention proposes noise suppression circuits that are assembled together with capacitors on a CPU package. Charge is conveyed from the capacitors dedicated to the active noise suppression function through electrical circuit pathways such as controlled electronic switches integrated into a semiconductor substrate. These circuit pathways connect to the capacitor terminals through the package of the active noise suppression semiconductor chip. The circuits within the active device may be any combination of semiconductor switches and/or voltage regulators, and may also contain voltage and current sensing circuitry. The charge transfer switches are designed with control circuitry that dynamically modulate the turn-on threshold voltage of the switches and maintain the switches at an operating point very close to actual turn-on. These enhancements ensure very fast turn-on action for the switches improving voltage droop suppression capability.
    • 本发明提出了在CPU封装上与电容器组装在一起的噪声抑制电路。 通过诸如集成到半导体衬底中的受控电子开关的电路路径,从专用于有源噪声抑制功能的电容器传送电荷。 这些电路通过有源噪声抑制半导体芯片的封装连接到电容器端子。 有源器件内的电路可以是半导体开关和/或电压调节器的任何组合,并且还可以包含电压和电流检测电路。 电荷转移开关设计有控制电路,其动态地调制开关的导通阈值电压,并将开关保持在非常接近实际开启的工作点。 这些增强功能可确保开关的非常快的开启动作,从而提高电压下降抑制能力。
    • 43. 发明授权
    • Method and apparatus for driving low input impedance power transistor switches
    • 用于驱动低输入阻抗功率晶体管开关的方法和装置
    • US07126387B2
    • 2006-10-24
    • US10794625
    • 2004-03-08
    • Rajendran Nair
    • Rajendran Nair
    • H03K3/00
    • H02M3/1588Y02B70/1466
    • An adaptable, low-power drive circuit for transistor switches requiring control input current is disclosed. In one embodiment of the invention, a current source output replaces the prior art voltage drive circuits and associated external current-limiting resistor. The current-source drive circuit provides both a high impedance as well as variability. The high impedance of the current-source drive circuit enables a reduction in the value of the resistance-bypass capacitor employed in the prior art. The variability in the output current provided by the current-source circuit allows the drive circuits to optimize the control current flowing into the switch device as the characteristics of the switch device change with operating temperature. The drive circuit is capable of providing as output either a desired current, at a high output impedance, or a desired voltage, at a low output impedance, employing a shared amplifier and output transistor. The drive circuit also derives current from the much lower output voltage of the buck conversion system that the invention is used in. This minimizes the static power dissipated in driving the switch, and also minimizes the energy expenditure incurred in increasing the output current to modulate the power switch resistance that increases with increasing temperature.
    • 公开了一种适用于需要控制输入电流的晶体管开关的低功耗驱动电路。 在本发明的一个实施例中,电流源输出取代现有技术的电压驱动电路和相关的外部限流电阻。 电流源驱动电路既提供高阻抗又具有可变性。 电流源驱动电路的高阻抗使得能够减小现有技术中使用的电阻旁路电容器的值。 由电流源电路提供的输出电流的变化允许驱动电路优化流入开关器件的控制电流,因为开关器件的特性随着工作温度的变化而变化。 采用共享放大器和输出晶体管,驱动电路能够以低输出阻抗提供输出期望电流,高输出阻抗或期望电压。 驱动电路还从使用本发明的降压转换系统的低得多的输出电压导出电流,这最大限度地减少了驱动开关时消耗的静态功耗,并且还最大限度地减少了增加输出电流以调制 功率开关电阻随温度升高而增加。
    • 45. 发明申请
    • Method & apparatus for transient suppressing high-bandwidth voltage regulation
    • 用于瞬态抑制高带宽电压调节的方法和装置
    • US20050168890A1
    • 2005-08-04
    • US10766270
    • 2004-01-29
    • Rajendran Nair
    • Rajendran Nair
    • G06F1/26H01F17/00H01F19/00H01F27/42H02H7/00H02M3/158
    • H02M3/1584G06F1/26H01F17/0006H01F19/00H01F27/42
    • A high-bandwidth, transient suppressing voltage down-converter apparatus and a method for transient suppression in such converters is disclosed. The invention is an integrated voltage converter electronic circuit, comprising of a first switch device connecting to an input power node at one of it's channel terminals and to a first integrated inductor at the other, with the first inductor's second terminal connecting to an output node, where this series combination of the first switch and the first inductor is a portion of an integrated voltage down-converter, a bypass circuit path, formed by a second switch device, or a series combination of a second switch device equivalent to the first switch device and a second inductor of the same self-inductance value as the first inductor, where the bypass circuit path connects between the input power node and the output power node of the integrated circuit in an electrically parallel configuration with the series combination of the first switch and the first inductor, voltage conversion circuits and conversion-bypass control circuits, receiving a plurality of signals as input, and connecting to the power input and output nodes of the integrated circuit as well as the control inputs of the first and second switch devices, and a common semiconductor substrate upon which the first switch device, the second switch device, necessary voltage conversion and control circuits, the first inductor, and the second inductor are fabricated.
    • 公开了一种高带宽瞬态抑制电压下变频器装置和这种转换器中的瞬态抑制方法。 本发明是一种集成电压转换器电子电路,包括:第一开关装置,其连接到其一个通道端子处的输入功率节点,另一个连接到第一集成电感器,第一电感器的第二端子连接到输出节点, 其中第一开关和第一电感器的串联组合是集成电压下变频器的一部分,由第二开关装置形成的旁路电路路径或等效于第一开关装置的第二开关装置的串联组合 以及与第一电感器相同的自感值的第二电感器,其中旁路电路路径以电并联配置连接在输入功率节点和集成电路的输出功率节点之间,其中第一开关和 第一电感器,电压转换电路和转换旁路控制电路,接收多个信号作为输入并连接 到集成电路的电力输入和输出节点以及第一和第二开关装置的控制输入,以及公共半导体基板,第一开关装置,第二开关装置,必要的电压转换和控制电路, 制造第一电感器和第二电感器。
    • 50. 发明授权
    • Method and apparatus for increasing signal to sneak ratio in polarizable cross-point matrix memory arrays
    • 用于在极化交叉点矩阵存储器阵列中增加信号到潜行比的方法和装置
    • US06466473B2
    • 2002-10-15
    • US09823690
    • 2001-03-30
    • Rajendran NairDavid G. Chow
    • Rajendran NairDavid G. Chow
    • G11C1122
    • G11C11/22
    • A state of a memory element in a memory device is accessed by conditioning a number of wordlines and an addressed one of a number of bitlines in the memory device. This causes an addressed one of the memory elements in the device to release a signal charge and an unaddressed one to release a sneak charge into the addressed bitline. This charge release causes the current in the addressed bitline to increase. This current is integrated, and integration is halted when a signal to sneak ratio of the addressed bitline is maximized. The integration yields a total bitline charge value that may be used to obtain a more accurate measurement of the released signal charge.
    • 存储器件中的存储器元件的状态通过调节存储器件中的多个字线和寻址的多个位线之一来访问。 这导致设备中寻址的一个存储器元件释放信号电荷和未寻址的释放电荷,以将潜行电荷释放到寻址的位线。 该充电释放导致寻址位线中的电流增加。 该电流被集成,并且当寻址位线的信号到潜行比最大化时,集成被停止。 积分产生总位线电荷值,其可用于获得更准确的释放信号电荷的测量。