会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 21. 发明授权
    • CDM ESD event protection in application circuits
    • 应用电路中的CDM ESD事件保护
    • US07493576B2
    • 2009-02-17
    • US11349356
    • 2006-02-07
    • William LohLi Lynn OoiChoshu Ito
    • William LohLi Lynn OoiChoshu Ito
    • G06F17/50G06F9/00
    • G06F17/5036
    • Methods and structure for improved design remediation for previously inexplicable damage to core circuits of an application circuit design caused by CDM ESD events. Features and aspects hereof note that such previously inexplicable damage to core circuits of an application circuit design is caused by inductive coupling between the non-core circuits and the core circuits of an application circuit design. Features and aspects hereof automatically alter an application circuit design to provide remediation by various techniques to reduce the magnitude of such inductive coupling and to thereby reduce susceptibility of the application circuit to damage from CDM ESD events. The modifications may be enforced as rules during initial design of the application circuit or as reconfiguration of a design in response to simulation to discover inappropriate coupling in the design.
    • 改进设计修复的方法和结构,以前由于CDM ESD事件引起的应用电路设计的核心电路的莫名其妙的损害。 本发明的特征和方面注意到,对应用电路设计的核心电路的这种以前的莫名其妙的损害是由非核心电路和应用电路设计的核心电路之间的电感耦合引起的。 其特征和方面自动改变应用电路设计,以通过各种技术提供补救以减少这种电感耦合的幅度,从而降低应用电路对CDM ESD事件的损害的敏感性。 在应用电路的初始设计期间,修改可以被执行为规则,或者作为响应于模拟的设计的重新配置以发现设计中的不适当的耦合。
    • 22. 发明授权
    • CDM ESD event simulation and remediation thereof in application circuits
    • CDM ESD事件模拟及其在应用电路中的修复
    • US07458044B2
    • 2008-11-25
    • US11349358
    • 2006-02-07
    • Choshu ItoLi Lynn OoiWilliam Loh
    • Choshu ItoLi Lynn OoiWilliam Loh
    • G06F17/50G06F9/45
    • G06F17/5036
    • Methods and structure for improved simulation of CDM ESD events and for remediation of circuit designs correcting for previously inexplicable damage to core circuits of an application circuit design caused by such events. Features and aspects hereof note that such previously inexplicable damage to core circuits of an application circuit design is caused by inductive coupling between the non-core circuits and the core circuits of an application circuit design. Improved simulation techniques in accordance with features and aspects hereof may predict where such inductive coupling may cause damage to core circuits. Other features and aspects hereof may alter an application circuit design to provide remediation by automated insertion of additional buffer circuitry to core traces of the core circuitry that may be impacted by such inductive coupling.
    • 改进CDM ESD事件仿真和修复电路设计的方法和结构,以纠正由此类事件引起的应用电路设计对核心电路的以前不可思议的损害。 本发明的特征和方面注意到,对应用电路设计的核心电路的这种以前的莫名其妙的损害是由非核心电路和应用电路设计的核心电路之间的电感耦合引起的。 根据其特征和方面的改进的仿真技术可以预测这种感应耦合可能会对核心电路造成损害。 本发明的其它特征和方面可以改变应用电路设计,以通过将附加的缓冲电路自动插入到可能受这种电感耦合影响的核心电路的芯线迹来提供补救。
    • 23. 发明授权
    • Row based analog standard cell layout design and methodology
    • 基于行的模拟标准单元布局设计和方法
    • US09292644B2
    • 2016-03-22
    • US13572697
    • 2012-08-13
    • William LohErik Vaclav Chmelar
    • William LohErik Vaclav Chmelar
    • G06F17/50
    • G06F17/5068G06F17/5063
    • A system and method of designing the physical layout of an SoC incorporating row-based placement of analog standard cells whose heights are constrained to a predetermined row height or integer multiple thereof. A library of analog standard cells may be utilized by an ECAD tool to map, place, and route analog and mixed signal circuits in a manner similar to how such ECAD tool may utilize a library of digital standard cells to map, place, and route digital circuits. Mapping, placing, and routing of digital, analog, and mixed signal circuits may proceed within a unified ECAD SoC physical design flow. Finally, a general type analog standard cell is taught to further increase the speed and efficiency of analog and mixed-signal SoC layout.
    • 一种设计SoC的物理布局的系统和方法,该SoC包括将高度限制在其预定行高度或整数倍的模拟标准单元的基于行的放置。 模拟标准单元库可以被ECAD工具利用,以类似于这样的ECAD工具可以利用数字标准单元库来映射,放置和路由数字地图,放置和路由数字地图,放置和路由模拟和混合信号电路 电路。 数字,模拟和混合信号电路的映射,放置和布线可以在统一的ECAD SoC物理设计流程中进行。 最后,教授了通用型模拟标准单元,以进一步提高模拟和混合信号SoC布局的速度和效率。