会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 7. 发明公开
    • Method for realising an electric linkage in a semiconductor electronic device between a nanometric circuit architecture and standard electronic components
    • 一种用于实现在一个半导体电子器件的纳米电路结构和标准电子部件之间的电连接方法
    • EP1741671A1
    • 2007-01-10
    • EP05425488.3
    • 2005-07-08
    • STMicroelectronics S.r.l.
    • Mascolo, DaniloCerofolini, Gianfranco
    • B82B3/00G11C13/02H01L21/768
    • H01L21/76838B82B3/00B82Y10/00B82Y30/00B82Y40/00G11C2213/81H01L21/76816H01L2221/1094H01L2924/0002H01L2924/00
    • The present invention relates to a method for realising an electric connection in a semiconductor electronic device between a nanometric circuit architecture and standard electronic components, which comprising the steps of:
      a) providing a nanometric circuit architecture comprising a succession (array) (3) of conductive nanowires (2) being substantially parallel to each other and extended along a predetermined direction x;
      b) realising, above the succession (3) of nanowires (2), an insulating layer (6);
      c) opening, on the insulating layer (6), a window (7) of nanometric width b extended along a direction inclined of an angle α with respect to the extension direction x of the nanowires (2) so as to substantially cross the whole succession (3) of nanowires (2), with exposure of a succession (11) of exposed portions (10) of the nanowires (2), one for each nanowire;
      d) realising, above the insulating layer (6), a plurality of conductive dies (4) extended along a direction y substantially orthogonal to the direction x and addressed towards the standard electronic components, each of such dies (4) overlapping in correspondence with said window (7) onto a respective exposed portion (10) of a nanowire (2) with obtainment of a plurality of contacts (5) realising said electric connection.
    • 本发明涉及一种用于纳米电路结构和标准电子部件,这包括以下步骤之间在一个半导体电子器件的电连接的真实伊辛的方法:(a)提供纳米电路结构,其包括一个连续阵列)(3)的 导电纳米线(2)基本上彼此平行并沿着方向X个预定延长; b)中实伊辛,继承上述(3)纳米线(2),(绝缘层6); c)中的开口,在绝缘层(6)上,窗口(7)纳米宽度b沿着倾斜的角度为±相对于纳米线的延伸方向x的方向延伸的(2),以便基本上横穿整个 纳米线(2),与所述纳米线(2),一个用于每个纳米线的暴露部分(10)的连续(11)的曝光的连续(3); D)实伊辛,绝缘层上述(6),导电的多元性这个(4)沿一个方向y大致正交的x方向延伸,并朝向所述标准的电子元件,各自寻求解决了这个(4)对应于重叠 所述窗口(7)到纳米线(2)的带触点(5)的多个获取一个respectivement暴露部分(10)实现所述电连接。
    • 10. 发明公开
    • Process for cutting trenches in a single crystal substrate
    • Verfahren zur Herstellung vonGerätenin einem halbleitenden Substrat
    • EP0889505A1
    • 1999-01-07
    • EP97830335.2
    • 1997-07-03
    • STMicroelectronics S.r.l.
    • Queirolo, GiuseppeOttaviani, GiampieroCerofolini, Gianfranco
    • H01L21/306
    • H01L21/306H01L21/3043
    • A process for cutting a trench in a silicon monocrystal in areas defined by a mask comprises forming a mask that defines the etch area on the surface of a monocrystallin silicon wafer eventually covered by a thin layer of oxide; implanting ions with a kinetic energy and in a dose sufficient to amorphize the silicon down to a predefined depth within the defined area, while maintaining the temperature of the wafer sufficiently low to prevent relaxation of point defects produced in the silicon and diffusion of the implanted ions in the crystal lattice of the silicon adjacent to the amorphized region; and heating the implanted wafer causing dislodgment and expulsion of the amorphized portion in correspondence of the interface with the adjacent crystal lattice of the silicon.
    • 在由掩模限定的区域中切割硅单晶中的沟槽的工艺包括形成掩模,其限定最终被薄层氧化物覆盖的单晶硅晶片的表面上的蚀刻区域; 以足够的动能注入离子并使剂量足以将硅非晶硅降低到限定区域内的预定深度,同时保持晶片的温度足够低以防止在硅中产生的点缺陷的弛豫和注入离子的扩散 在与非晶化区相邻的硅的晶格中; 并且加热植入的晶片,导致对应于与硅的相邻晶格的界面的非晶化部分的移动和排出。