会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明公开
    • Digital pulse processing device
    • 数字脉冲处理装置
    • EP0476478A3
    • 1992-07-15
    • EP91115226.2
    • 1991-09-09
    • HITACHI, LTD.
    • Ohba, MamoruWatabe, MitsuruMinami, RikaObara, Sanshiro
    • G01P3/489
    • G01P3/489
    • A digital pulse processing device is capable of selecting precision. The digital pulse processing device includes a counter group for counting pulses output from a pulse output device, the counter group having a plurality of counters 110 and 111 that can be separated from and coupled with each other, a mode control circuit 129 for instructing separation and coupling of the counters 110 and 111, and a control circuit 116 for separating and coupling the counters 110 and 111 in accordance with the instruction of the mode control circuit 129. An overflow condition of the timer 119 is detected using an overflow flag. Detection of an overflow is conducted by setting the flag when an overflow condition has occurred twice or more. The flag is reset by rewriting the state of the flag by a software. An overflow condition which has occurred for the first time is detected in the conventional manner and is treated as carry or borrow. A register 128 is provided to hold the value of the timer 119 when a microcomputer reads in the counter 111. In this way, even when ΔA(i) = 0, speed detection operation can be executed using the value of the counter 111 obtained synchronously with the counting of the counter 110.
    • 4. 发明公开
    • Graphics computer
    • 图形计算机系统。
    • EP0658858A3
    • 1996-07-24
    • EP94309123.1
    • 1994-12-07
    • HITACHI, LTD.
    • Ohba, MamoruWatanabe, MitsuruMinami, RikaKatsura, Koyo
    • G06T11/20G06T1/60
    • G06T11/203
    • To reduce the hardware of the graphics computer in size and reduce the cost of the hardware by uniting the frame buffer and the main memory into one to process graphics data in the CPU. The frame buffer is arranged in the main memory, and a DMAC used to read pixel data from the frame buffer for display, a display used to receive the pixel data and display it on a display device such as an LCD, etc., and memories used to store the procedure used by the CPU to draw the pixel data in the said frame buffer are provided for the said graphics computer. Especially, the said memories are formed so that the single function procedure and the multifunction procedure can be selected to suit the drawing object in them. In addition, the single function procedure includes the line drawing procedure that uses data tables and the multivalue expansion procedure that uses a pattern table and a mask table. Since the frame buffer and the main memory are united into one, the CPU has come to process graphics data. Thus, the graphics computer hardware has been reduced in size and the cost of the hardware has been reduced.
    • 5. 发明公开
    • Graphics computer
    • Graphisches Rechnersystem。
    • EP0658858A2
    • 1995-06-21
    • EP94309123.1
    • 1994-12-07
    • HITACHI, LTD.
    • Ohba, MamoruWatanabe, MitsuruMinami, RikaKatsura, Koyo
    • G06T11/20G06T1/60
    • G06T11/203
    • To reduce the hardware of the graphics computer in size and reduce the cost of the hardware by uniting the frame buffer and the main memory into one to process graphics data in the CPU. The frame buffer is arranged in the main memory, and a DMAC used to read pixel data from the frame buffer for display, a display used to receive the pixel data and display it on a display device such as an LCD, etc., and memories used to store the procedure used by the CPU to draw the pixel data in the said frame buffer are provided for the said graphics computer. Especially, the said memories are formed so that the single function procedure and the multifunction procedure can be selected to suit the drawing object in them. In addition, the single function procedure includes the line drawing procedure that uses data tables and the multivalue expansion procedure that uses a pattern table and a mask table. Since the frame buffer and the main memory are united into one, the CPU has come to process graphics data. Thus, the graphics computer hardware has been reduced in size and the cost of the hardware has been reduced.
    • 通过将帧缓冲区和主存储器整合为一个来处理CPU中的图形数据来减小图形计算机的硬件尺寸并降低硬件成本。 帧缓冲器被布置在主存储器中,并且DMAC用于从用于显示的帧缓冲器中读取像素数据,用于接收像素数据并将其显示在诸如LCD等的显示装置上的显示器和存储器 用于存储CPU用于绘制所述帧缓冲器中的像素数据的程序用于所述图形计算机。 特别地,所述存储器被形成为使得可以选择单个功能过程和多功能过程以适合它们中的绘制对象。 此外,单个功能过程包括使用数据表的线条图和使用模式表和掩码表的多值扩展过程。 由于帧缓冲器和主存储器被组合成一个,所以CPU已经处理图形数据。 因此,图形计算机硬件的尺寸已经减小,并且硬件的成本已经降低。
    • 6. 发明公开
    • Digital pulse processing device
    • Digitale Impulsverarbeitungsvorrichtung。
    • EP0476478A2
    • 1992-03-25
    • EP91115226.2
    • 1991-09-09
    • HITACHI, LTD.
    • Ohba, MamoruWatabe, MitsuruMinami, RikaObara, Sanshiro
    • G01P3/489
    • G01P3/489
    • A digital pulse processing device is capable of selecting precision. The digital pulse processing device includes a counter group for counting pulses output from a pulse output device, the counter group having a plurality of counters 110 and 111 that can be separated from and coupled with each other, a mode control circuit 129 for instructing separation and coupling of the counters 110 and 111, and a control circuit 116 for separating and coupling the counters 110 and 111 in accordance with the instruction of the mode control circuit 129. An overflow condition of the timer 119 is detected using an overflow flag. Detection of an overflow is conducted by setting the flag when an overflow condition has occurred twice or more. The flag is reset by rewriting the state of the flag by a software. An overflow condition which has occurred for the first time is detected in the conventional manner and is treated as carry or borrow. A register 128 is provided to hold the value of the timer 119 when a microcomputer reads in the counter 111. In this way, even when ΔA(i) = 0, speed detection operation can be executed using the value of the counter 111 obtained synchronously with the counting of the counter 110.
    • 数字脉冲处理装置能够选择精度。 数字脉冲处理装置包括用于对从脉冲输出装置输出的脉冲进行计数的计数器组,该计数器组具有可以彼此分离和耦合的多个计数器110和111;用于指示分离的模式控制电路129, 计数器110和111的耦合,以及用于根据模式控制电路129的指令分离和耦合计数器110和111的控制电路116.使用溢出标志检测定时器119的溢出状况。 当溢出条件发生两次以上时,通过设置标志来进行溢出检测。 通过软件重写标志的状态来重置该标志。 以常规方式检测出第一次发生的溢出状况,并将其视为进位或借位。 当计数器读入计数器111时,提供寄存器128以保持定时器119的值。这样,即使当DELTA A(i)= 0时,也可以使用获得的计数器111的值来执行速度检测操作 与计数器110的计数同步。