会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Semiconductor integrated circuit device
    • 半导体集成电路器件
    • US07855593B2
    • 2010-12-21
    • US12497982
    • 2009-07-06
    • Yuri AzumaYoshihiko YasuYasuto IgarashiTakashi KuraishiKazumasa Yanagisawa
    • Yuri AzumaYoshihiko YasuYasuto IgarashiTakashi KuraishiKazumasa Yanagisawa
    • G05F1/10G05F3/02
    • G11C5/147
    • A semiconductor integrated circuit device enhanced in design efficiency while achieving multi-functionalization and power saving is to be provided. The semiconductor integrated circuit device has first through third circuit blocks, and is placed in a first power supply state in which the operation of internal circuits in the first circuit block is guaranteed in accordance with an instruction from the third circuit block or a second power supply state in which the operation of the internal circuits is not guaranteed. The second circuit block has an input unit which receives signals supplied from the first circuit block, and the input unit of the second circuit block has an input circuit which, in accordance with a control signal sent from said third circuit block to said second circuit block, causes a specific signal level to be maintained in compliance with the operating voltage of the second circuit block irrespective of the signal supplied from the first circuit block when the third circuit block instructs the second power supply state to the first circuit block.
    • 提供一种在实现多功能化和省电的同时提高设计效率的半导体集成电路装置。 半导体集成电路装置具有第一至第三电路块,并且被置于第一电源状态,其中根据来自第三电路块或第二电源的指令保证第一电路块中的内部电路的操作 不能保证内部电路的运行状态。 第二电路块具有接收从第一电路块提供的信号的输入单元,并且第二电路块的输入单元具有输入电路,该输入电路根据从所述第三电路块发送到所述第二电路块的控制信号 当第三电路块向第一电路块指示第二电源状态时,使得与第二电路块的工作电压保持一定的特定信号电平,而与第一电路块所提供的信号无关。
    • 2. 发明申请
    • SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE
    • 半导体集成电路设备
    • US20090267686A1
    • 2009-10-29
    • US12497982
    • 2009-07-06
    • Yuri AzumaYoshihiko YasuYasuto IgarashiTakashi KuraishiKazumasa Yanagisawa
    • Yuri AzumaYoshihiko YasuYasuto IgarashiTakashi KuraishiKazumasa Yanagisawa
    • G05F1/10G05F3/02
    • G11C5/147
    • A semiconductor integrated circuit device enhanced in design efficiency while achieving multi-functionalization and power saving is to be provided. The semiconductor integrated circuit device has first through third circuit blocks, and is placed in a first power supply state in which the operation of internal circuits in the first circuit block is guaranteed in accordance with an instruction from the third circuit block or a second power supply state in which the operation of the internal circuits is not guaranteed. The second circuit block has an input unit which receives signals supplied from the first circuit block, and the input unit of the second circuit block has an input circuit which, in accordance with a control signal sent from said third circuit block to said second circuit block, causes a specific signal level to be maintained in compliance with the operating voltage of the second circuit block irrespective of the signal supplied from the first circuit block when the third circuit block instructs the second power supply state to the first circuit block.
    • 提供一种在实现多功能化和省电的同时提高设计效率的半导体集成电路装置。 半导体集成电路装置具有第一至第三电路块,并且被置于第一电源状态,其中根据来自第三电路块或第二电源的指令保证第一电路块中的内部电路的操作 不能保证内部电路的运行状态。 第二电路块具有接收从第一电路块提供的信号的输入单元,并且第二电路块的输入单元具有输入电路,该输入电路根据从所述第三电路块发送到所述第二电路块的控制信号 当第三电路块向第一电路块指示第二电源状态时,使得与第二电路块的工作电压保持一定的特定信号电平,而与第一电路块所提供的信号无关。
    • 3. 发明申请
    • Semiconductor integrated circuit device
    • 半导体集成电路器件
    • US20050232053A1
    • 2005-10-20
    • US11109660
    • 2005-04-20
    • Yuri AzumaYoshihiko YasuYasuto IgarashiTakashi KuraishiKazumasa Yanagisawa
    • Yuri AzumaYoshihiko YasuYasuto IgarashiTakashi KuraishiKazumasa Yanagisawa
    • H01L21/822G11C5/00G11C5/14H01L27/04H03K19/00H03K19/0175
    • G11C5/147
    • A semiconductor integrated circuit device enhanced in design efficiency while achieving multi-functionalization and power saving is to be provided. The semiconductor integrated circuit device has a first through third circuit blocks, and is placed in a first power supply state in which the operation of internal circuits in the first circuit block is guaranteed in accordance with an instruction from the third circuit block or a second power supply state in which the operation of the internal circuits is not guaranteed, wherein the second circuit block has an input unit which receives signals supplied from the first circuit block, and the input unit of the second circuit block has an input circuit which, in accordance with the control signal which was responded to when the second power supply state was instructed by the third circuit block to the first circuit block, causes a specific signal level to be maintained in compliance with the operating voltage of the second circuit block irrespective of the signal supplied from the first circuit block.
    • 提供一种在实现多功能化和省电的同时提高设计效率的半导体集成电路装置。 半导体集成电路器件具有第一至第三电路块,并且被置于第一电源状态,其中根据来自第三电路块的指令或第二电源确保第一电路块中的内部电路的操作 其中第二电路块具有接收从第一电路块提供的信号的输入单元,并且第二电路块的输入单元具有根据本发明的输入电路,其中内部电路的操作不被保证, 当第三电路块向第一电路块指示第二电源状态时响应的控制信号使得将特定信号电平维持为与第二电路块的工作电压无关,而与信号无关 由第一电路块提供。
    • 6. 发明授权
    • Semiconductor device and data processing system selectively operating as one of a big endian or little endian system
    • 半导体器件和数据处理系统选择性地作为大端或小端系统之一运行
    • US07934077B2
    • 2011-04-26
    • US12708805
    • 2010-02-19
    • Goro SakamakiYuri Azuma
    • Goro SakamakiYuri Azuma
    • G06F9/30G06F13/12
    • G09G5/39G06F7/768G06F9/4806G06F13/10G06F13/102G06F13/20G06F13/4013G06F13/4022G06F13/4063G06F13/4221G09G3/2096G09G3/36G09G3/3648G09G3/3674G09G2310/08G09G2360/10
    • The present invention is to provide a semiconductor device that can correctly switch endians on the outside even if the endian of a parallel interface is not recognized on the outside. The semiconductor device includes a switching circuit and a first register. The switching circuit switches between whether a parallel interface with the outside is to be used as a big endian or a little endian. A first register holds control data of the switching circuit. The switching circuit regards the parallel interface as the little endian when first predetermined control information, that is unchanged in the values of specific bit positions even if its high-order and low-order bit positions are transposed, is supplied to the first register, and regards the parallel interface as the big endian when second predetermined control information, that is unchanged in the values of specific bit positions even if its high-order and low-order bit positions are transposed, is supplied to the first register. Whatever the endian setting status, the control information can be correctly inputted without being influenced by the endian setting status.
    • 本发明是提供一种半导体装置,即使在外部不识别到并行接口的端面,也能够正确地切换外部的端子。 半导体器件包括开关电路和第一寄存器。 开关电路是否将与外部的并行接口用作大端或小端。 第一寄存器保存开关电路的控制数据。 当第一预定控制信息(即使其高位和低位比特位置被转置时在特定比特位置的值不变)的第一预定控制信息被提供给第一寄存器时,切换电路将并行接口视为小端,并且 将并行接口视为大端,即使第二预定控制信息(即使其高位和低位比特位置被转置也在特定比特位置的值不变)被提供给第一寄存器。 无论端点设置状态如何,控制信息都可以正确输入,而不受端序设置状态的影响。
    • 7. 发明授权
    • Semiconductor integrated circuit device and mobile terminal device
    • 半导体集成电路器件和移动终端器件
    • US07889164B2
    • 2011-02-15
    • US11851927
    • 2007-09-07
    • Tatsuya IshiiShin MoritaYuri AzumaGoro Sakamaki
    • Tatsuya IshiiShin MoritaYuri AzumaGoro Sakamaki
    • G09G3/36
    • G09G3/2096G09G2310/0221
    • In a semiconductor integrated circuit device of a liquid crystal display drive controller, the present invention is intended to suppress an increase in the number of output terminals for interface control signals for control of parallel interface to a sub liquid crystal display controller. A host interface circuit comprises a first serial interface circuit for serial data input and output in a differential manner, a parallel interface circuit, and other interface circuits. When the first serial interface circuit is selected for use as the host interface, the host interface circuit outputs in parallel predetermined information input via the first serial interface circuit from the parallel interface circuit to outside and generates interface control signals for the parallel output. External terminals for host interface assigned to the other interface circuits are used for double duty to output the interface control signals.
    • 在液晶显示驱动控制器的半导体集成电路装置中,本发明旨在抑制用于控制与副液晶显示控制器的并联接口的接口控制信号的输出端数量的增加。 主机接口电路包括用于串行数据输入和差分输出的第一串行接口电路,并行接口电路和其他接口电路。 当选择第一串行接口电路用作主机接口时,主机接口电路将通过第一串行接口电路输入的预定信息从并行接口电路输出到外部,并且产生用于并行输出的接口控制信号。 分配给其他接口电路的主机接口的外部端子用于输出接口控制信号的双重占空比。
    • 8. 发明授权
    • Semiconductor device and data processing system selectively operating as one of a big endian or little endian system
    • 半导体器件和数据处理系统选择性地操作为大端或小端系统之一
    • US07685407B2
    • 2010-03-23
    • US11443126
    • 2006-05-31
    • Goro SakamakiYuri Azuma
    • Goro SakamakiYuri Azuma
    • G06F9/30G06F13/12
    • G09G5/39G06F7/768G06F9/4806G06F13/10G06F13/102G06F13/20G06F13/4013G06F13/4022G06F13/4063G06F13/4221G09G3/2096G09G3/36G09G3/3648G09G3/3674G09G2310/08G09G2360/10
    • The present invention is to provide a semiconductor device that can correctly switch endians on the outside even if the endian of a parallel interface is not recognized on the outside. The semiconductor device includes a switching circuit and a first register. The switching circuit switches between whether a parallel interface with the outside is to be used as a big endian or a little endian. A first register holds control data of the switching circuit. The switching circuit regards the parallel interface as the little endian when first predetermined control information, that is unchanged in the values of specific bit positions even if its high-order and low-order bit positions are transposed, is supplied to the first register, and regards the parallel interface as the big endian when second predetermined control information, that is unchanged in the values of specific bit positions even if its high-order and low-order bit positions are transposed, is supplied to the first register. Whatever the endian setting status, the control information can be correctly inputted without being influenced by the endian setting status.
    • 本发明是提供一种半导体器件,即使在外部不识别出并行接口的端面,也能正确地切换外部的端子。 半导体器件包括开关电路和第一寄存器。 开关电路是否将与外部的并行接口用作大端或小端。 第一寄存器保存开关电路的控制数据。 当第一预定控制信息(即使其高位和低位比特位置被转置时在特定比特位置的值不变)的第一预定控制信息被提供给第一寄存器时,切换电路将并行接口视为小端,并且 将并行接口视为大端,即使第二预定控制信息(即使其高位和低位比特位置被转置也在特定比特位置的值不变)被提供给第一寄存器。 无论端点设置状态如何,控制信息都可以正确输入,而不受端序设置状态的影响。
    • 10. 发明申请
    • SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE AND MOBILE TERMINAL DEVICE
    • 半导体集成电路设备和移动终端设备
    • US20080068390A1
    • 2008-03-20
    • US11851927
    • 2007-09-07
    • Tatsuya ISHIIShin MoritaYuri AzumaGoro Sakamaki
    • Tatsuya ISHIIShin MoritaYuri AzumaGoro Sakamaki
    • G06F13/14
    • G09G3/2096G09G2310/0221
    • In a semiconductor integrated circuit device of a liquid crystal display drive controller, the present invention is intended to suppress an increase in the number of output terminals for interface control signals for control of parallel interface to a sub liquid crystal display controller. A host interface circuit comprises a first serial interface circuit for serial data input and output in a differential manner, a parallel interface circuit, and other interface circuits. When the first serial interface circuit is selected for use as the host interface, the host interface circuit outputs in parallel predetermined information input via the first serial interface circuit from the parallel interface circuit to outside and generates interface control signals for the parallel output. External terminals for host interface assigned to the other interface circuits are used for double duty to output the interface control signals.
    • 在液晶显示驱动控制器的半导体集成电路器件中,本发明旨在抑制用于控制与副液晶显示控制器的并联接口的接口控制信号的输出端数量的增加。 主机接口电路包括用于串行数据输入和差分输出的第一串行接口电路,并行接口电路和其他接口电路。 当选择第一串行接口电路用作主机接口时,主机接口电路将通过第一串行接口电路输入的预定信息从并行接口电路输出到外部,并且产生用于并行输出的接口控制信号。 分配给其他接口电路的主机接口的外部端子用于输出接口控制信号的双重占空比。