会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 5. 发明授权
    • Analog capacitor having at least three high-k dielectric layers, and method of fabricating the same
    • 具有至少三个高k电介质层的模拟电容器及其制造方法
    • US07435654B2
    • 2008-10-14
    • US11452828
    • 2006-06-14
    • Yong-Kuk JeongSeok-Jun WonDae-Jin KwonWeon-Hong Kim
    • Yong-Kuk JeongSeok-Jun WonDae-Jin KwonWeon-Hong Kim
    • H01L21/20H01L21/44
    • H01L28/40H01L21/31637H01L21/31645
    • There are provided an analog capacitor having at least three high-k dielectric layers, and a method of fabricating the same. The analog capacitor includes a lower electrode, an upper electrode, and at least three high-k dielectric layers interposed between the lower electrode and the upper electrode. The at least three high-k dielectric layers include a bottom dielectric layer contacting the lower electrode, a top dielectric layer contacting the upper electrode, and a middle dielectric layer interposed between the bottom dielectric layer and the top dielectric layer. Further, each of the bottom dielectric layer and the top dielectric layer is a high-k dielectric layer, the absolute value of the quadratic coefficient of VCC thereof being relatively low compared to that of the middle dielectric layer, and the middle dielectric layer is a high-k dielectric layer having a low leakage current compared to those of the bottom dielectric layer and the top dielectric layer. Therefore, with use of the at least three high-k dielectric layers, the VCC characteristics and the leakage current characteristics of the analog capacitor can be optimized.
    • 提供了具有至少三个高k电介质层的模拟电容器及其制造方法。 模拟电容器包括下电极,上电极和介于下电极和上电极之间的至少三个高k电介质层。 所述至少三个高k电介质层包括与下电极接触的底部电介质层,与上电极接触的顶部电介质层和介于底部电介质层和顶部电介质层之间的中间电介质层。 此外,底部电介质层和顶部电介质层中的每一个是高k电介质层,其VCC的二次系数的绝对值与中间介电层的绝对值相对较低,并且中间介电层为 与介电层和顶部电介质层相比,具有低泄漏电流的高k电介质层。 因此,通过使用至少三个高k电介质层,可以优化模拟电容器的VCC特性和漏电流特性。
    • 7. 发明申请
    • Analog capacitor having at least three high-k dielectric layers, and method of fabricating the same
    • 具有至少三个高k电介质层的模拟电容器及其制造方法
    • US20060234466A1
    • 2006-10-19
    • US11452828
    • 2006-06-14
    • Yong-Kuk JeongSeok-Jun WonDae-Jin KwonWeon-Hong Kim
    • Yong-Kuk JeongSeok-Jun WonDae-Jin KwonWeon-Hong Kim
    • H01L21/20
    • H01L28/40H01L21/31637H01L21/31645
    • There are provided an analog capacitor having at least three high-k dielectric layers, and a method of fabricating the same. The analog capacitor includes a lower electrode, an upper electrode, and at least three high-k dielectric layers interposed between the lower electrode and the upper electrode. The at least three high-k dielectric layers include a bottom dielectric layer contacting the lower electrode, a top dielectric layer contacting the upper electrode, and a middle dielectric layer interposed between the bottom dielectric layer and the top dielectric layer. Further, each of the bottom dielectric layer and the top dielectric layer is a high-k dielectric layer, the absolute value of the quadratic coefficient of VCC thereof being relatively low compared to that of the middle dielectric layer, and the middle dielectric layer is a high-k dielectric layer having a low leakage current compared to those of the bottom dielectric layer and the top dielectric layer. Therefore, with use of the at least three high-k dielectric layers, the VCC characteristics and the leakage current characteristics of the analog capacitor can be optimized.
    • 提供了具有至少三个高k电介质层的模拟电容器及其制造方法。 模拟电容器包括下电极,上电极和介于下电极和上电极之间的至少三个高k电介质层。 所述至少三个高k电介质层包括与下电极接触的底部电介质层,与上电极接触的顶部电介质层和介于底部电介质层和顶部电介质层之间的中间电介质层。 此外,底部电介质层和顶部电介质层中的每一个是高k电介质层,其VCC的二次系数的绝对值与中间介电层的绝对值相对较低,并且中间介电层是 与介电层和顶部电介质层相比,具有低泄漏电流的高k电介质层。 因此,通过使用至少三个高k电介质层,可以优化模拟电容器的VCC特性和漏电流特性。
    • 8. 发明授权
    • Analog capacitor having at least three high-k-dielectric layers, and method of fabricating the same
    • 具有至少三个高k电介质层的模拟电容器及其制造方法
    • US07091548B2
    • 2006-08-15
    • US10874461
    • 2004-06-23
    • Yong-Kuk JeongSeok-Jun WonDae-Jin KwonWeon-Hong Kim
    • Yong-Kuk JeongSeok-Jun WonDae-Jin KwonWeon-Hong Kim
    • H01L29/00
    • H01L28/40H01L21/31637H01L21/31645
    • There are provided an analog capacitor having at least three high-k dielectric layers, and a method of fabricating the same. The analog capacitor includes a lower electrode, an upper electrode, and at least three high-k dielectric layers interposed between the lower electrode and the upper electrode. The at least three high-k dielectric layers include a bottom dielectric layer contacting the lower electrode, a top dielectric layer contacting the upper electrode, and a middle dielectric layer interposed between the bottom dielectric layer and the top dielectric layer. Further, each of the bottom dielectric layer and the top dielectric layer is a high-k dielectric layer, the absolute value of the quadratic coefficient of VCC thereof being relatively low compared to that of the middle dielectric layer, and the middle dielectric layer is a high-k dielectric layer having a low leakage current compared to those of the bottom dielectric layer and the top dielectric layer. Therefore, with use of the at least three high-k dielectric layers, the VCC characteristics and the leakage current characteristics of the analog capacitor can be optimized.
    • 提供了具有至少三个高k电介质层的模拟电容器及其制造方法。 模拟电容器包括下电极,上电极和介于下电极和上电极之间的至少三个高k电介质层。 所述至少三个高k电介质层包括与下电极接触的底部电介质层,与上电极接触的顶部电介质层和介于底部电介质层和顶部电介质层之间的中间电介质层。 此外,底部电介质层和顶部电介质层中的每一个是高k电介质层,其VCC的二次系数的绝对值与中间介电层的绝对值相对较低,并且中间介电层是 与介电层和顶部电介质层相比,具有低泄漏电流的高k电介质层。 因此,通过使用至少三个高k电介质层,可以优化模拟电容器的VCC特性和漏电流特性。
    • 9. 发明申请
    • Method of forming a thin film by atomic layer deposition
    • 通过原子层沉积形成薄膜的方法
    • US20060078678A1
    • 2006-04-13
    • US11247295
    • 2005-10-11
    • Seok-Jun WonYong-Kuk JeongDae-Jin KwonMin-Woo SongWeon-Hong Kim
    • Seok-Jun WonYong-Kuk JeongDae-Jin KwonMin-Woo SongWeon-Hong Kim
    • C23C16/00
    • C23C16/45529C23C16/405C23C16/45542
    • Methods of forming a thin film by atomic layer deposition are disclosed. These methods generally include the steps of loading a substrate into a reaction chamber, and injecting a first source gas containing a first atom into the reaction chamber to form a chemical adsorption layer containing the first atom on the substrate. In one representative embodiment, a first reaction gas is then injected into the reaction chamber while a first plasma power is applied to the reaction chamber such that the first reaction gas reacts with the chemical adsorption layer containing the first atom to form a first thin film on the substrate. A second source gas containing a second atom is then injected into the reaction chamber to form a chemical adsorption layer containing the second atom on the substrate having the first thin film. A second reaction gas is next injected into the reaction chamber while a second plasma power, which is higher than the first plasma power, is applied to the reaction chamber such that the second reaction gas reacts with the chemical adsorption layer containing the second atom to form a second thin film on the substrate. The first plasma power may be a value selected in a range equal to or greater than 0 W and less than about 500 W, and the second plasma power may be a value selected in a range greater than the first plasma power and less than about 2000 W. A thickness of the second thin film may be equal to or greater than a thickness of the first thin film.
    • 公开了通过原子层沉积形成薄膜的方法。 这些方法通常包括将衬底装载到反应室中的步骤,以及将含有第一原子的第一源气体注入到反应室中以形成在衬底上含有第一原子的化学吸附层。 在一个代表性的实施方案中,然后将第一反应气体注入到反应室中,同时将第一等离子体功率施加到反应室,使得第一反应气体与含有第一原子的化学吸附层反应以形成第一薄膜 底物。 然后将含有第二原子的第二源气体注入反应室,以形成含有第二原子的化学吸附层,该第二原子具有第一薄膜。 接着将第二反应气体注入反应室,同时将高于第一等离子体功率的第二等离子体功率施加到反应室,使得第二反应气体与含有第二原子的化学吸附层反应形成 在衬底上的第二薄膜。 第一等离子体功率可以是在等于或大于0W且小于约500W的范围内选择的值,并且第二等离子体功率可以是在大于第一等离子体功率的范围内选择的值,并且小于约2000 第二薄膜的厚度可以等于或大于第一薄膜的厚度。
    • 10. 发明申请
    • Analog capacitor having at least three high-k dielectric layers, and method of fabricating the same
    • 具有至少三个高k电介质层的模拟电容器及其制造方法
    • US20050063141A1
    • 2005-03-24
    • US10874461
    • 2004-06-23
    • Yong-Kuk JeongSeok-Jun WonDae-Jin KwonWeon-Hong Kim
    • Yong-Kuk JeongSeok-Jun WonDae-Jin KwonWeon-Hong Kim
    • H01L27/02H01G4/20H01L21/02H01L21/316H01L29/00
    • H01L28/40H01L21/31637H01L21/31645
    • There are provided an analog capacitor having at least three high-k dielectric layers, and a method of fabricating the same. The analog capacitor includes a lower electrode, an upper electrode, and at least three high-k dielectric layers interposed between the lower electrode and the upper electrode. The at least three high-k dielectric layers include a bottom dielectric layer contacting the lower electrode, a top dielectric layer contacting the upper electrode, and a middle dielectric layer interposed between the bottom dielectric layer and the top dielectric layer. Further, each of the bottom dielectric layer and the top dielectric layer is a high-k dielectric layer, the absolute value of the quadratic coefficient of VCC thereof being relatively low compared to that of the middle dielectric layer, and the middle dielectric layer is a high-k dielectric layer having a low leakage current compared to those of the bottom dielectric layer and the top dielectric layer. Therefore, with use of the at least three high-k dielectric layers, the VCC characteristics and the leakage current characteristics of the analog capacitor can be optimized.
    • 提供了具有至少三个高k电介质层的模拟电容器及其制造方法。 模拟电容器包括下电极,上电极和介于下电极和上电极之间的至少三个高k电介质层。 所述至少三个高k电介质层包括与下电极接触的底部电介质层,与上电极接触的顶部电介质层和介于底部电介质层和顶部电介质层之间的中间电介质层。 此外,底部电介质层和顶部电介质层中的每一个是高k电介质层,其VCC的二次系数的绝对值与中间介电层的绝对值相对较低,并且中间介电层是 与介电层和顶部电介质层相比,具有低泄漏电流的高k电介质层。 因此,通过使用至少三个高k电介质层,可以优化模拟电容器的VCC特性和漏电流特性。