会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • TFT substrate and display device having the same
    • TFT基板和具有该TFT基板的显示装置
    • US07741641B2
    • 2010-06-22
    • US11371057
    • 2006-03-08
    • Yang-Ho BaeChang-Oh JeongMin-Seok OhJe-Hun LeeBeom-Seok Cho
    • Yang-Ho BaeChang-Oh JeongMin-Seok OhJe-Hun LeeBeom-Seok Cho
    • H01L29/43H01L29/786
    • H01L29/4908H01L27/124H01L29/458
    • A TFT substrate includes a base substrate, a gate wiring formed on the base substrate, a gate insulation layer, an activation layer, an oxidation-blocking layer, a data wiring, a protection layer and a pixel electrode. The gate wiring includes a gate line and a gate electrode. The gate insulation layer is formed on the base substrate to cover the gate wiring. The activation layer is formed on the gate insulation layer. The oxidation-blocking layer is formed on the activation layer. The data wiring includes a data line, a source electrode and a drain electrode. The source and drain electrodes are disposed on the oxidation-blocking layer therefore lowering the on-current (“Ion”) for turning on the TFT and increasing the off-current (“Ioff”) for turning off the TFT due to the oxidation-blocking layer.
    • TFT基板包括基底基板,形成在基底基板上的栅极布线,栅极绝缘层,激活层,氧化阻挡层,数据布线,保护层和像素电极。 栅极布线包括栅极线和栅电极。 栅极绝缘层形成在基底基板上以覆盖栅极布线。 活化层形成在栅绝缘层上。 氧化阻挡层形成在活化层上。 数据线包括数据线,源电极和漏电极。 源电极和漏电极设置在氧化阻挡层上,因此降低用于导通TFT的导通电流(“Ion”),并且由于氧化阻挡层而增加关闭TFT的截止电流(“Ioff”), 阻挡层。
    • 2. 发明申请
    • TFT substrate and display device having the same
    • TFT基板和具有该TFT基板的显示装置
    • US20060205125A1
    • 2006-09-14
    • US11371057
    • 2006-03-08
    • Yang-Ho BaeChang-Oh JeongMin-Seok OhJe-Hun LeeBeom-Seok Cho
    • Yang-Ho BaeChang-Oh JeongMin-Seok OhJe-Hun LeeBeom-Seok Cho
    • H01L21/84H01L21/00
    • H01L29/4908H01L27/124H01L29/458
    • A TFT substrate includes a base substrate, a gate wiring formed on the base substrate, a gate insulation layer, an activation layer, an oxidation-blocking layer, a data wiring, a protection layer and a pixel electrode. The gate wiring includes a gate line and a gate electrode. The gate insulation layer is formed on the base substrate to cover the gate wiring. The activation layer is formed on the gate insulation layer. The oxidation-blocking layer is formed on the activation layer. The data wiring includes a data line, a source electrode and a drain electrode. The source and drain electrodes are disposed on the oxidation-blocking layer therefore lowering the on-current (“Ion”) for turning on the TFT and increasing the off-current (“Ioff”) for turning off the TFT due to the oxidation-blocking layer.
    • TFT基板包括基底基板,形成在基底基板上的栅极布线,栅极绝缘层,激活层,氧化阻挡层,数据布线,保护层和像素电极。 栅极布线包括栅极线和栅电极。 栅极绝缘层形成在基底基板上以覆盖栅极布线。 活化层形成在栅绝缘层上。 氧化阻挡层形成在活化层上。 数据线包括数据线,源电极和漏电极。 源电极和漏电极设置在氧化阻挡层上,因此降低导通电流(“I”上“),以便导通TFT并增加截止电流(”I“ “),用于关闭由于氧化阻挡层而导致的TFT。
    • 6. 发明申请
    • Manufacturing of thin film transistor array panel
    • 制造薄膜晶体管阵列面板
    • US20070082434A1
    • 2007-04-12
    • US11540131
    • 2006-09-29
    • Yang-Ho BaeChang-Oh JeongJe-Hun LeeBeom-Seok Cho
    • Yang-Ho BaeChang-Oh JeongJe-Hun LeeBeom-Seok Cho
    • H01L21/84H01L21/00
    • H01L27/1288H01L27/1214
    • The present invention relates to a manufacturing method of a thin film transistor array panel. the method includes forming a gate line including a gate electrode on a substrate, forming a first insulating layer on the gate line, forming a semiconductor layer on the first insulating layer, forming an ohmic contact on the semiconductor layer, forming a data line including a source electrode and a drain electrode on the ohmic contact, depositing a second insulating layer, forming a first photoresist on the second insulating layer, etching the second insulating layer and the first insulating layer using the first photoresist as an etching mask to expose a portion of the drain electrode and a portion of the substrate, forming a pixel electrode connected to an exposed portion of the drain electrode using selective deposition, and removing the first photoresist.
    • 本发明涉及薄膜晶体管阵列面板的制造方法。 该方法包括在基板上形成包括栅电极的栅极线,在栅极线上形成第一绝缘层,在第一绝缘层上形成半导体层,在半导体层上形成欧姆接触,形成数据线, 源电极和漏电极,沉积第二绝缘层,在第二绝缘层上形成第一光致抗蚀剂,使用第一光致抗蚀剂蚀刻第二绝缘层和第一绝缘层作为蚀刻掩模,以暴露部分 所述漏电极和所述衬底的一部分,使用选择性沉积形成连接到所述漏极的暴露部分的像素电极,以及去除所述第一光致抗蚀剂。
    • 8. 发明授权
    • Thin film transistor array panel and method for manufacturing the same
    • 薄膜晶体管阵列面板及其制造方法
    • US07352004B2
    • 2008-04-01
    • US11249500
    • 2005-10-14
    • Je-Hun LeeYang-Ho BaeBeom-Seok ChoChang-Oh Jeong
    • Je-Hun LeeYang-Ho BaeBeom-Seok ChoChang-Oh Jeong
    • H01L29/04H01L29/10H01L31/00
    • H01L27/3279H01L27/124H01L27/1288H01L51/0023H01L51/56
    • The invention provides a thin film transistor (TFT) array panel that includes an insulating substrate; a gate line formed on the insulating substrate and having a first layer of an Al containing metal, a second layer of a Cu containing metal that is thicker than the first layer, and a gate electrode; a gate insulating layer arranged on the gate line; a semiconductor arranged on the gate insulating layer; a data line having a source electrode and arranged on the gate insulating layer and the semiconductor; a drain electrode arranged on the gate insulating layer and the semiconductor and facing the source electrode; a passivation layer having a contact hole and arranged on the data line and the drain electrode; and a pixel electrode arranged on the passivation layer and coupled with the drain electrode through the contact hole.
    • 本发明提供一种薄膜晶体管(TFT)阵列面板,其包括绝缘基板; 形成在所述绝缘基板上并具有含有Al的金属的第一层,比所述第一层更厚的含Cu金属的第二层的栅极线和栅电极; 栅极绝缘层,布置在栅极线上; 布置在栅绝缘层上的半导体; 数据线,其具有源电极并且布置在所述栅极绝缘层和所述半导体上; 布置在所述栅绝缘层和所述半导体上并面对所述源电极的漏电极; 钝化层,其具有接触孔并且布置在所述数据线和所述漏电极上; 以及设置在钝化层上并通过接触孔与漏电极耦合的像素电极。
    • 10. 发明授权
    • Thin film transistor array panel and method for manufacturing the same
    • 薄膜晶体管阵列面板及其制造方法
    • US07767478B2
    • 2010-08-03
    • US12031121
    • 2008-02-14
    • Je-Hun LeeYang-Ho BaeBeom-Seok ChoChang-Oh Jeong
    • Je-Hun LeeYang-Ho BaeBeom-Seok ChoChang-Oh Jeong
    • H01L21/00
    • H01L27/3279H01L27/124H01L27/1288H01L51/0023H01L51/56
    • The invention provides a thin film transistor (TFT) array panel that includes an insulating substrate; a gate line formed on the insulating substrate and having a first layer of an Al containing metal, a second layer of a Cu containing metal that is thicker than the first layer, and a gate electrode; a gate insulating layer arranged on the gate line; a semiconductor arranged on the gate insulating layer; a data line having a source electrode and arranged on the gate insulating layer and the semiconductor; a drain electrode arranged on the gate insulating layer and the semiconductor and facing the source electrode; a passivation layer having a contact hole and arranged on the data line and the drain electrode; and a pixel electrode arranged on the passivation layer and coupled with the drain electrode through the contact hole.
    • 本发明提供一种薄膜晶体管(TFT)阵列面板,其包括绝缘基板; 形成在所述绝缘基板上并具有含有Al的金属的第一层,比所述第一层更厚的含Cu金属的第二层的栅极线和栅电极; 栅极绝缘层,布置在栅极线上; 布置在栅绝缘层上的半导体; 数据线,其具有源电极并且布置在所述栅极绝缘层和所述半导体上; 布置在所述栅绝缘层和所述半导体上并面对所述源电极的漏电极; 钝化层,其具有接触孔并且布置在所述数据线和所述漏电极上; 以及设置在钝化层上并通过接触孔与漏电极耦合的像素电极。