会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明授权
    • Cache memory system
    • 缓存存储系统
    • US5453947A
    • 1995-09-26
    • US12907
    • 1993-02-03
    • Katsuhiro SetaHiroyuki Hara
    • Katsuhiro SetaHiroyuki Hara
    • G06F12/08H01L27/10G11C15/00
    • G06F12/0895
    • A tag section of a cache memory system comprises a memory for storing a plurality of first address data read out with a small amplitude (e.g., 0.2 Vpp), a circuit for comparing a plurality of second address data, input from the outside of the system, with the plurality of first address data, and providing comparison results with a second amplitude (e.g., 0.8 vpp), an OR logic circuit including a plurality of bipolar transistors having bases to which the comparison results are respectively supplied, collectors connected to a first voltage source, and emitters which are all connected to an emitter dot line, and a circuit for measuring the potential of the emitter dot line by using a reference voltage to determine that all the first and second data coincide with each other. Since a read operation with respect to each tag memory and most hit detecting operations are performed with small-amplitude signals of the ECL level, a high-speed operation can be performed.
    • 高速缓冲存储器系统的标签部分包括用于存储以小幅度(例如,0.2Vpp)读出的多个第一地址数据的存储器,用于比较从系统外部输入的多个第二地址数据的电路 与多个第一地址数据一起提供具有第二幅度(例如,0.8vpp)的比较结果的OR逻辑电路,包括分别提供比较结果的基底的多个双极晶体管的OR逻辑电路,连接到第一 电压源和全部连接到发射体点线的发射极,以及用于通过使用参考电压来测量发射极点线的电位以确定所有第一和第二数据彼此一致的电路。 由于对于每个标签存储器的读取操作和大多数命中检测操作是以ECL电平的小振幅信号执行的,所以可以执行高速操作。
    • 5. 发明授权
    • BiCMOS logic circuit
    • BiCMOS逻辑电路
    • US5365124A
    • 1994-11-15
    • US095764
    • 1993-07-23
    • Katsuhiro SetaHiroyuki Hara
    • Katsuhiro SetaHiroyuki Hara
    • H01L21/8249H01L27/06H03K17/567H03K19/013H03K19/0175H03K19/08H03K19/0944
    • H03K19/0136H03K19/09448
    • An input terminal IN is connected to the input of a CMOS inverter, and also to the gate of an N-channel MOS transistor N10. The output of the CMOS inverter is coupled to the base of an NPN transistor Q11 used for pulling up the output terminal OUT. The drain of the transistor N10 is connected to the input of a CMOS inverter. The output of the inverter is connected to the base of an NPN transistor Q12 used for pulling down the output terminal OUT. The emitter of the transistor Q11 and the collector of the transistor Q12 are connected to an output terminal OUT, which is coupled to the gate of a P-channel MOS transistor P12 and the gate of an N-channel MOS transistor N3. The drain of the transistor P12 is connected to the drain of the transistor N10. The drain of the transistor N13 is connected to the source of the transistor N10. The transistors N10, P12, and N13 constitute a circuit for controlling the CMOS inverter.
    • 输入端子IN连接到CMOS反相器的输入端,并且连接到N沟道MOS晶体管N10的栅极。 CMOS反相器的输出耦合到用于提升输出端OUT的NPN晶体管Q11的基极。 晶体管N10的漏极连接到CMOS反相器的输入端。 反相器的输出端连接到用于拉出输出端子OUT的NPN晶体管Q12的基极。 晶体管Q11的发射极和晶体管Q12的集电极连接到耦合到P沟道MOS晶体管P12的栅极和N沟道MOS晶体管N3的栅极的输出端子OUT。 晶体管P12的漏极连接到晶体管N10的漏极。 晶体管N13的漏极连接到晶体管N10的源极。 晶体管N10,P12和N13构成用于控制CMOS反相器的电路。
    • 8. 发明授权
    • Semiconductor integrated circuit
    • 半导体集成电路
    • US06798238B2
    • 2004-09-28
    • US10372937
    • 2003-02-26
    • Munehito MushigaKatsuhiro SetaTakeshi YoshimotoToshiyuki Furusawa
    • Munehito MushigaKatsuhiro SetaTakeshi YoshimotoToshiyuki Furusawa
    • H03L706
    • H03K19/0016
    • A semiconductor integrated circuit, comprises a first reference voltage line; a second reference voltage line; a plurality of single logic circuits each including a plurality of transistors; a first switch having a first transistor provided between said first reference voltage line and said logic circuits, said first transistor having a higher threshold voltage than that of transistors in the logic circuits; and a second switch having a second transistor provided a between said second transistor having a higher threshold voltage than that of transistors in the logic circuits, said first and second switches being turned on when at least one of said single logic circuits is in operation, while said first and second switches being turned off when all of said single logic circuits are in standby state.
    • 一种半导体集成电路,包括第一参考电压线; 第二参考电压线;多个单个逻辑电路,每个包括多个晶体管; 第一开关,其具有设置在所述第一参考电压线和所述逻辑电路之间的第一晶体管,所述第一晶体管的阈值电压高于逻辑电路中的晶体管; 以及具有第二晶体管的第二开关,所述第二晶体管设置在所述第二晶体管之间,具有比所述逻辑电路中的晶体管更高的阈值电压,所述第一和第二开关在所述单个逻辑电路中的至少一个处于操作时导通,同时 当所有单个逻辑电路都处于待机状态时,所述第一和第二开关断开。