会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 6. 发明申请
    • Semiconductor integrated circuit device
    • 半导体集成电路器件
    • US20120044775A1
    • 2012-02-23
    • US13317846
    • 2011-10-31
    • Noriaki MaedaYoshihiro ShinozakiMasanao YamaokaYasuhisa ShimazakiMasanori IsodaKoji Nii
    • Noriaki MaedaYoshihiro ShinozakiMasanao YamaokaYasuhisa ShimazakiMasanori IsodaKoji Nii
    • G11C7/00
    • G11C11/412G11C5/063G11C5/14G11C11/419H01L27/11H01L27/1104
    • The invention provides a semiconductor integrated circuit device provided with an SRAM that satisfies the requirements for both the SNM and the write margin with a low supply voltage. The semiconductor integrated circuit device include: multiple static memory cells provided in correspondence with multiple word lines and multiple complimentary bit lines; multiple memory cell power supply lines that each supply an operational voltage to each of the multiple memory cells connected to the multiple complimentary bit lines each; multiple power supply circuits comprised of resistive units that each supply a power supply voltage to the memory cell power supply lines each; and a pre-charge circuit that supplies a pre-charge voltage corresponding to the power supply voltage to the complimentary bit lines, wherein the memory cell power supply lines are made to have coupling capacitances to thereby transmit a write signal on corresponding complimentary bit lines.
    • 本发明提供了一种具有SRAM的半导体集成电路器件,其满足对具有低电源电压的SNM和写入裕度两者的要求。 半导体集成电路装置包括:与多个字线和多个互补位线对应地设置的多个静态存储单元; 多个存储单元电源线,其各自向连接到多个互补位线的多个存储器单元中的每一个提供工作电压; 多个电源电路由电阻单元构成,每个电阻单元各自向存储单元电源线提供电源电压; 以及预充电电路,其向互补位线提供与电源电压相对应的预充电电压,其中使存储单元电源线具有耦合电容,从而在相应的互补位线上传输写信号。
    • 8. 发明授权
    • Semiconductor integrated circuit device
    • 半导体集成电路器件
    • US07715223B2
    • 2010-05-11
    • US12314190
    • 2008-12-05
    • Noriaki MaedaYoshihiro ShinozakiMasanao YamaokaYasuhisa ShimazakiMasanori IsodaKoji Nll
    • Noriaki MaedaYoshihiro ShinozakiMasanao YamaokaYasuhisa ShimazakiMasanori IsodaKoji Nll
    • G11C11/00
    • G11C11/412G11C5/063G11C5/14G11C11/419H01L27/11H01L27/1104
    • The invention provides a semiconductor integrated circuit device provided with an SRAM that satisfies the requirements for both the SNM and the write margin with a low supply voltage. The semiconductor integrated circuit device include: multiple static memory cells provided in correspondence with multiple word lines and multiple complimentary bit lines; multiple memory cell power supply lines that each supply an operational voltage to each of the multiple memory cells connected to the multiple complimentary bit lines each; multiple power supply circuits comprised of resistive units that each supply a power supply voltage to the memory cell power supply lines each; and a pre-charge circuit that supplies a pre-charge voltage corresponding to the power supply voltage to the complimentary bit lines, wherein the memory cell power supply lines are made to have coupling capacitances to thereby transmit a write signal on corresponding complimentary bit lines.
    • 本发明提供了一种具有SRAM的半导体集成电路器件,其满足对具有低电源电压的SNM和写入裕度两者的要求。 半导体集成电路装置包括:与多个字线和多个互补位线对应地设置的多个静态存储单元; 多个存储单元电源线,其各自向连接到多个互补位线的多个存储器单元中的每一个提供工作电压; 多个电源电路由电阻单元构成,每个电阻单元各自向存储单元电源线提供电源电压; 以及预充电电路,其向互补位线提供与电源电压相对应的预充电电压,其中使存储单元电源线具有耦合电容,从而在相应的互补位线上传输写信号。
    • 9. 发明申请
    • Semiconductor integrated circuite device
    • 半导体集成电路器件
    • US20060056229A1
    • 2006-03-16
    • US11127286
    • 2005-05-12
    • Noriaki MaedaYoshihiro ShinozakiMasanao YamaokaYasuhisa ShimazakiMasanori IsodaKoji Nii
    • Noriaki MaedaYoshihiro ShinozakiMasanao YamaokaYasuhisa ShimazakiMasanori IsodaKoji Nii
    • G11C11/00
    • G11C11/412G11C5/063G11C5/14G11C11/419H01L27/11H01L27/1104
    • The invention provides a semiconductor integrated circuit device provided with an SRAM that satisfies the requirements for both the SNM and the write margin with a low supply voltage. The semiconductor integrated circuit device include: multiple static memory cells provided in correspondence with multiple word lines and multiple complimentary bit lines; multiple memory cell power supply lines that each supply an operational voltage to each of the multiple memory cells connected to the multiple complimentary bit lines each; multiple power supply circuits comprised of resistive units that each supply a power supply voltage to the memory cell power supply lines each; and a pre-charge circuit that supplies a pre-charge voltage corresponding to the power supply voltage to the complimentary bit lines, wherein the memory cell power supply lines are made to have coupling capacitances to thereby transmit a write signal on corresponding complimentary bit lines.
    • 本发明提供一种具有SRAM的半导体集成电路器件,其具有满足对具有低电源电压的SNM和写入裕度两者的要求。 半导体集成电路装置包括:与多个字线和多个互补位线对应地设置的多个静态存储单元; 多个存储单元电源线,其各自向连接到多个互补位线的多个存储器单元中的每一个提供工作电压; 多个电源电路由电阻单元构成,每个电阻单元各自向存储单元电源线提供电源电压; 以及预充电电路,其向互补位线提供与电源电压相对应的预充电电压,其中使存储单元电源线具有耦合电容,从而在相应的互补位线上传输写信号。