会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 7. 发明申请
    • Nonvolatile memory device and method of fabricating the same
    • 非易失性存储器件及其制造方法
    • US20080157176A1
    • 2008-07-03
    • US11902511
    • 2007-09-21
    • Won-joo KimYoon-dong ParkJune-mo KooSuk-pil KimSung-jae Byun
    • Won-joo KimYoon-dong ParkJune-mo KooSuk-pil KimSung-jae Byun
    • H01L27/115H01L21/8247
    • H01L27/115H01L27/11521H01L27/11524H01L27/11568H01L29/42336H01L29/66803
    • A nonvolatile memory device having lower bit line contact resistance and a method of fabricating the same is provided. In the nonvolatile memory device, a semiconductor substrate of a first conductivity type may include first and second fins. A common bit line electrode may connect one end of the first fin to one end of the second fin. A plurality of control gate electrodes may cover the first and second fins and expand across the top surface of each of the first and second fins. A first string selection gate electrode may be positioned between the common bit line electrode and the plurality of control gate electrodes. The first string selection gate electrode may cover the first and second fins and expand across the top surface of each of the first and second fins. A second string selection gate electrode may be positioned between the first string selection gate electrode and the plurality of control gate electrodes. The second string selection gate electrode may cover the first and second fins and expand across the top surface of each of the first and second fins. The first fin under the first string selection gate electrode and the second fin under the second string selection gate electrode may have a second conductivity type opposite to the first conductivity type.
    • 提供一种具有较低位线接触电阻的非易失性存储器件及其制造方法。 在非易失性存储器件中,第一导电类型的半导体衬底可以包括第一和第二鳍片。 公共位线电极可将第一鳍片的一端连接到第二鳍片的一端。 多个控制栅极电极可以覆盖第一和第二鳍片并且跨越第一和第二鳍片中的每一个的顶表面膨胀。 第一串选择栅极可以位于公共位线电极和多个控制栅电极之间。 第一串选择栅电极可以覆盖第一和第二鳍片并且横跨第一和第二鳍片中的每一个的顶表面扩展。 第二串选择栅电极可以位于第一串选择栅电极和多个控制栅电极之间。 第二串选择栅电极可以覆盖第一和第二鳍片并且横跨第一和第二鳍片中的每一个的顶表面扩展。 第一串选择栅电极下的第一鳍和第二串选择栅电极下的第二鳍可以具有与第一导电类型相反的第二导电类型。
    • 8. 发明授权
    • Unit cell of a non-volatile memory device, a non-volatile memory device and method thereof
    • 非易失性存储器件的单元,非易失性存储器件及其方法
    • US07551491B2
    • 2009-06-23
    • US11715404
    • 2007-03-08
    • Won-joo KimSuk-pil KimJae-woong HyunYoon-dong ParkJune-mo Koo
    • Won-joo KimSuk-pil KimJae-woong HyunYoon-dong ParkJune-mo Koo
    • G11C11/34
    • G11C16/0433G11C16/0491G11C16/10H01L27/115H01L27/11521H01L27/11524H01L27/11568
    • Unit cells of a non-volatile memory device and a method thereof are provided. In an example, the unit cell may include a first memory transistor and a second memory transistor connected to each other in series and further connected in common to a word line, the first and second memory transistors including first and second storage nodes, respectively, the first and second storage nodes configured to execute concurrent memory operations. In another example, the unit cell may include a semiconductor substrate in which first and second bit line regions are defined, first and second storage node layers respectively formed on the semiconductor substrate between the first and second bit line regions, a first pass gate electrode formed on the semiconductor substrate between the first bit line region and the first storage node layer, a second pass gate electrode formed on the semiconductor substrate between the second bit line region and the second storage node layer, a third pass gate electrode formed on the semiconductor substrate between the first and second storage node layers, a third bit line region formed in a portion of the semiconductor substrate under the third pass gate electrode and a control gate electrode extending across the first and second storage node layers. The example unit cells may be implemented within a non-volatile memory device (e.g., a flash memory device), such that the non-volatile memory device may include a plurality of example unit cells.
    • 提供非易失性存储器件的单元电池及其方法。 在一个示例中,单元可以包括串联连接并进一步连接到字线的第一存储晶体管和第二存储晶体管,第一和第二存储晶体管分别包括第一和第二存储节点, 配置为执行并发存储器操作的第一和第二存储节点。 在另一示例中,单元可以包括其中限定了第一和第二位线区域的半导体衬底,分别形成在第一和第二位线区域之间的半导体衬底上的第一和第二存储节点层,形成的第一遍栅极电极 在第一位线区域和第一存储节点层之间的半导体衬底上,形成在第二位线区域和第二存储节点层之间的半导体衬底上的第二遍栅极电极,形成在半导体衬底上的第三栅极电极 在所述第一和第二存储节点层之间形成第三位线区域,所述第三位线区域形成在所述第三栅极电极下方的所述半导体衬底的一部分中,以及跨越所述第一和第二存储节点层延伸的控制栅电极。 示例性单元单元可以在非易失性存储器件(例如,闪存器件)内实现,使得非易失性存储器件可以包括多个示例单位单元。
    • 9. 发明申请
    • Unit cell of a non-volatile memory device, a non-volatile memory device and method thereof
    • 非易失性存储器件的单元,非易失性存储器件及其方法
    • US20080025106A1
    • 2008-01-31
    • US11715404
    • 2007-03-08
    • Won-joo KimSuk-pil KimJae-woong HyunYoon-dong ParkJune-mo Koo
    • Won-joo KimSuk-pil KimJae-woong HyunYoon-dong ParkJune-mo Koo
    • G11C11/34
    • G11C16/0433G11C16/0491G11C16/10H01L27/115H01L27/11521H01L27/11524H01L27/11568
    • Unit cells of a non-volatile memory device and a method thereof are provided. In an example, the unit cell may include a first memory transistor and a second memory transistor connected to each other in series and further connected in common to a word line, the first and second memory transistors including first and second storage nodes, respectively, the first and second storage nodes configured to execute concurrent memory operations. In another example, the unit cell may include a semiconductor substrate in which first and second bit line regions are defined. first and second storage node layers respectively formed on the semiconductor substrate between the first and second bit line regions, a first pass gate electrode formed on the semiconductor substrate between the first bit line region and the first storage node layer, a second pass gate electrode formed on the semiconductor substrate between the second bit line region and the second storage node layer, a third pass gate electrode formed on the semiconductor substrate between the first and second storage node layers, a third bit line region formed in a portion of the semiconductor substrate under the third pass gate electrode and a control gate electrode extending across the first and second storage node layers. The example unit cells may be implemented within a non-volatile memory device (e.g., a flash memory device), such that the non-volatile memory device may include a plurality of example unit cells.
    • 提供非易失性存储器件的单元电池及其方法。 在一个示例中,单元可以包括串联连接并进一步连接到字线的第一存储晶体管和第二存储晶体管,第一和第二存储晶体管分别包括第一和第二存储节点, 配置为执行并发存储器操作的第一和第二存储节点。 在另一示例中,单元可以包括其中限定了第一和第二位线区域的半导体衬底。 分别形成在第一和第二位线区域之间的半导体衬底上的第一和第二存储节点层,形成在第一位线区域和第一存储节点层之间的半导体衬底上的第一遍栅极电极,形成的第二遍栅极电极 在第二位线区域和第二存储节点层之间的半导体衬底上,形成在第一和第二存储节点层之间的半导体衬底上的第三遍栅极电极,形成在半导体衬底的一部分中的第三位线区域 所述第三通道栅极电极和跨越所述第一和第二存储节点层延伸的控制栅极电极。 示例性单元单元可以在非易失性存储器件(例如,闪存器件)内实现,使得非易失性存储器件可以包括多个示例单位单元。