会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • Multilevel register-file bit-read method and apparatus
    • 多级寄存器 - 文件位读取方法和装置
    • US20050099851A1
    • 2005-05-12
    • US10703017
    • 2003-11-06
    • Sam ChuPeter KlimMichael LeeJose Paredes
    • Sam ChuPeter KlimMichael LeeJose Paredes
    • G11C7/10G11C8/10G11C7/00G11C8/00
    • G11C7/1012G11C7/1051G11C8/10
    • A bit-read apparatus includes a first decoder and N multiplexers, each having Q output nodes and Q pull-ups coupled thereto. Respective multiplexers have M selectors coupled to N×M respective select lines and register-file cells. The selectors are in Q groups coupled to respective output nodes. Each multiplexer has a logic gate with inputs coupled to respective multiplexer output nodes. A second decoder is coupled to an N+1th multiplexer having R output nodes and R pull-ups coupled thereto. The N+1th multiplexer also has N selectors, coupled to respective select lines of the second decoder and respective output logic gates of the N multiplexers. The N selectors are in R groups coupled to the R nodes. An output logic gate for N+1th multiplexer has R inputs coupled respectively to the R nodes. Each pull-up of the multiplexers drives its respective multiplexer output node responsive to an address-bit signal.
    • 位读取装置包括第一解码器和N个多路复用器,每个具有与其耦合的Q个输出节点和Q个上拉电路。 各个复用器具有耦合到NxM个选择线和寄存器文件单元的M个选择器。 选择器处于耦合到相应输出节点的Q组中。 每个复用器具有逻辑门,其输入耦合到相应的多路复用器输出节点。 第二解码器耦合到具有耦合到其上的R个输出节点和R个上拉的第N + 1个多路复用器。 第N + 1个多路复用器还具有N个选择器,耦合到第二解码器的相应选择线和N个多路复用器的相应输出逻辑门。 N个选择器位于耦合到R个节点的R组中。 用于N + 1个多路复用器的输出逻辑门分别​​具有分别耦合到R个节点的R个输入。 多路复用器的每个上拉响应地址位信号驱动其相应的多路复用器输出节点。
    • 2. 发明申请
    • SCANNABLE DOMINO LATCH REDUNDANCY FOR SOFT ERROR RATE PROTECTION WITH COLLISION AVOIDANCE
    • 用于具有冲突避免的软错误率保护的扫描多米尼加锁定冗余
    • US20070229132A1
    • 2007-10-04
    • US11277691
    • 2006-03-28
    • Sam ChuPeter KlimMichael LeeJose Paredes
    • Sam ChuPeter KlimMichael LeeJose Paredes
    • H03K3/00
    • H03K3/0375G01R31/318533G01R31/318536H03K3/013H03K3/356121H03K19/00392
    • A latch is described that provides soft error rate protection with integrated scan capability and collision avoidance. The latch has a latch output node and a first, second, and third sublatches. Each sublatch has a respective input circuitry, output node, and feedback circuitry coupled to the output node for reinforcing an output signal of the sublatch. Each sublatch is operable to receive a data signal at its input circuitry and responsively generate a binary-state output signal on its output nodes. The first and second output nodes such that, if an output of the third sublatch changes, the first and second sublatches force the third sublatch to have a same output. This “forced” change reduces the soft error rate in the latch and the output signal of the latch output node is restored without the sublatches colliding.
    • 描述了提供具有集成扫描能力和避免碰撞的软错误率保护的锁存器。 闩锁具有闩锁输出节点和第一,第二和第三子实体。 每个分支具有相应的输入电路,输出节点和耦合到输出节点的反馈电路,用于加强子锁的输出信号。 每个子选项可操作以在其输入电路处接收数据信号,并在其输出节点上响应地生成二进制状态输出信号。 第一和第二输出节点使得如果第三个分支的输出发生变化,则第一和第二个分页强制第三个分块具有相同的输出。 这种“强制”改变降低了锁存器中的软错误率,并且恢复锁存器输出节点的输出信号,而不会使得副本碰撞。
    • 3. 发明申请
    • REGISTER FILE APPARATUS AND METHOD INCORPORATING READ-AFTER-WRITE BLOCKING USING DETECTION CELLS
    • 寄存器文件设备和使用检测单元并入读写后阻塞的方法
    • US20060039203A1
    • 2006-02-23
    • US10922247
    • 2004-08-19
    • Sam ChuPeter KlimMichael LeeJose Paredes
    • Sam ChuPeter KlimMichael LeeJose Paredes
    • G11C7/10
    • G11C7/22
    • A register file apparatus and method incorporating read-after-write blocking using detection cells provides improved read access times in high performance register files. One or more detection cells identical to the register file cells and located in the register file array are used to control the read operation in the register file by configuring the detection cells to either alternate value at each write or change to a particular value after a write and then detecting when the write has completed by detecting the state change of an active detection cell. The state change detection can be used to delay the leading edge of a read strobe or may be used in the access control logic to delay generation of a next read strobe. The register file thus provides a scalable design that does not have to be tuned for each application and that tracks over voltage and clock skew variation.
    • 使用检测单元结合读写后阻塞的寄存器文件装置和方法在高性能寄存器文件中提供改进的读访问时间。 一个或多个与寄存器文件单元相同并且位于寄存器文件阵列中的检测单元用于通过将检测单元配置为在写入时的交替值或在写入之后变为特定值来控制寄存器文件中的读取操作 然后通过检测有源检测单元的状态变化来检测写入是否已经完成。 状态改变检测可以用于延迟读选通脉冲的前沿,或者可以在访问控制逻辑中使用以延迟下一个读选通脉冲的产生。 寄存器文件因此提供了一种可扩展的设计,不需要针对每个应用进行调整,并且跟踪过电压和时钟偏移变化。
    • 5. 发明申请
    • REGISTER-FILE BIT-READ METHOD AND APPARATUS
    • 寄存器 - 文件位读取方法和装置
    • US20050099205A1
    • 2005-05-12
    • US10703016
    • 2003-11-06
    • Sam ChuPeter KlimMichael LeeJose Paredes
    • Sam ChuPeter KlimMichael LeeJose Paredes
    • G06F7/38G11C7/10H03K19/0175H03K19/173
    • G11C7/1048G11C2207/007
    • A register-file bit read apparatus includes a decoder operable to receive a number of address-bit signals and responsively assert a select signal on one of M select lines. Each select line corresponds to a respective one of M register-file cells. The apparatus also includes a multiplexer having Q output nodes and M selectors. Each selector is coupled to one of the select lines and that select line's corresponding register-file cell. The selectors are in Q groups, each coupled to a respective one of the multiplexer's output nodes. The apparatus also includes an output logic gate having Q inputs, coupled to respective ones of the multiplexer output nodes. The multiplexer includes Q pull-ups, each of which is coupled to a respective one of the multiplexer output nodes and is operable to drive its multiplexer output node responsive to one of the address-bit signals.
    • 寄存器 - 文件位读取装置包括:解码器,可操作用于接收多个地址位信号,并响应地在M个选择行之一中断言选择信号。 每个选择行对应于M个寄存器文件单元中的相应一个。 该装置还包括具有Q个输出节点和M个选择器的多路复用器。 每个选择器耦合到选择线之一,并选择线对应的寄存器文件单元。 选择器处于Q组中,每组耦合到多路复用器的输出节点中的相应一个。 该装置还包括具有Q输入的输出逻辑门,耦合到多路复用器输出节点中的相应一个。 多路复用器包括Q个上拉,其中每个Q上拉耦合到多路复用器输出节点中的相应一个,并且可操作以响应于地址位信号之一驱动其多路复用器输出节点。
    • 6. 发明申请
    • System and method of selective row energization based on write data
    • 基于写入数据的选择性行激励的系统和方法
    • US20070171757A1
    • 2007-07-26
    • US11340535
    • 2006-01-26
    • Michael LeeJose ParedesPeter KlimSam Chu
    • Michael LeeJose ParedesPeter KlimSam Chu
    • G11C8/00
    • G11C8/10
    • A system and method of selective row energization based on write data, with a selective row energization system including a storage array 102 having M rows 104 and N columns 106; an N-bit data word register 108; a uniform-detect circuit 110 responsive to a data word to generate a uniform word data bit having a first value when the data word is uniform; an M-bit uniform-detect register 112 having M uniform-detect latches 114, each being associated with one of the M rows 104 and storing the uniform word data bit for the data word stored in the associated M row 104; and an M-bit row driver device 116 responsive to the uniform word data bit for each of the M rows 104 to inhibit energization of the M rows 104 for which the uniform word data bit is the first value.
    • 一种基于写入数据的选择性行激励的系统和方法,具有包括具有M行104和N列106的存储阵列102的选择行激励系统; N位数据字寄存器108; 均衡检测电路110响应于数据字以在数据字均匀时产生具有第一值的均匀字数据位; 具有M个均匀检测锁存器114的M位均匀检测寄存器112,每个均衡检测锁存器114与M行104中的一个相关联,并存储用于存储在相关联的M行104中的数据字的统一字数据位; 以及M位行驱动器装置116,响应于M行104中的每一个的均匀字数据位,以禁止均匀字数据位为第一值的M行104的通电。
    • 7. 发明申请
    • DYNAMIC-STATIC LOGICAL CONTROL ELEMENT FOR SIGNALING AN INTERVAL BETWEEN THE END OF A CONTROL SIGNAL AND A LOGICAL EVALUATION
    • 动态静态逻辑控制元件,用于信号控制信号结束与逻辑评估之间的间隔
    • US20060038588A1
    • 2006-02-23
    • US10922271
    • 2004-08-19
    • Sam ChuPeter KlimMichael Hyeok LeeJose Paredes
    • Sam ChuPeter KlimMichael Hyeok LeeJose Paredes
    • H03K19/096
    • H03K19/0963
    • A dynamic-static logical control element for signaling an interval between the end of a control signal and a logical evaluation provides a compact circuit for blocking the indication of a non-evaluated state of a dynamic logic gate until a control signal has ended. The control signal is connected to a precharge input of the control element and a summing node is connected to one or more evaluation trees and to the control element output via an inverter. The inverter is connected to an override circuit that forces the output of the control element to a state opposite the precharge state until the control signal has ended. The output of the control element then assumes a state corresponding to the precharge state until an evaluation occurs. The control element output thus produces a window signal indicating the interval between the end of the control signal and the evaluation.
    • 用于发信号通知控制信号的结束与逻辑评估之间的间隔的动态静态逻辑控制元件提供紧凑的电路,用于阻止动态逻辑门的未评估状态的指示,直到控制信号结束为止。 控制信号连接到控制元件的预充电输入,并且求和节点经由逆变器连接到一个或多个评估树和控制元件输出。 逆变器连接到超控电路,其将控制元件的输出强制到与预充电状态相反的状态,直到控制信号结束。 然后,控制元件的输出呈现与预充电状态相对应的状态,直到评估发生。 因此,控制元件输出产生指示控制信号的结束与评估之间的间隔的窗口信号。
    • 10. 发明申请
    • METHOD AND APPARATUS FOR REDUCING POWER CONSUMPTION IN A MEMORY ARRAY WITH DYNAMIC WORD LINE DRIVER/DECODERS
    • 用动态字线驱动器/解码器在存储器阵列中降低功耗的方法和装置
    • US20050083774A1
    • 2005-04-21
    • US10687238
    • 2003-10-16
    • Tai CaoSam ChuJoseph McGillMichael Vaden
    • Tai CaoSam ChuJoseph McGillMichael Vaden
    • G11C7/10G11C7/22G11C8/08G11C8/18G11C8/00
    • G11C7/109G11C7/1078G11C7/22G11C7/225G11C8/08G11C8/18
    • A memory array includes a storage unit with a number of sections and decoders coupled to respective ones of the sections for decoding an N-bit address signal and responsively asserting a signal on one of the word lines selected by the address signal. Local clock buffers are coupled to respective ones of the decoders for receiving a clock signal and an address signal including M most-significant bits of the N-bit address signal and generating respective timing signals. The decoders receive the timing signal from their respective local clock buffers. Each decoder is operable to alternately precharge and evaluate the N-bit address signal responsive to phases of the timing signal. Each local clock buffer is operable, responsive to a state of the M bits of the address signal, for selecting between holding its timing signal in a deasserted state and enabling its timing signal to follow the clock signal.
    • 存储器阵列包括存储单元,其具有多个部分和解码器,所述部分和解码器耦合到相应的部分,用于对N位地址信号进行解码,并响应地确定由地址信号选择的一条字线上的信号。 本地时钟缓冲器耦合到解码器中的相应解码器,用于接收时钟信号和包括N位地址信号的M个最高有效位的地址信号并产生相应的定时信号。 解码器从其各自的本地时钟缓冲器接收定时信号。 每个解码器可操作以响应于定时信号的相位交替地预充电和评估N位地址信号。 每个本地时钟缓冲器可操作地响应于地址信号的M位的状态,用于在保持其定时信号处于无效状态并使其定时信号跟随时钟信号之间进行选择。