会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Semiconductor component with MIM capacitor
    • 具有MIM电容器的半导体元件
    • US07659602B2
    • 2010-02-09
    • US12131728
    • 2008-06-02
    • Stefan TegenKlaus MuemmlerPeter BaarsOdo Wunnicke
    • Stefan TegenKlaus MuemmlerPeter BaarsOdo Wunnicke
    • H01L49/00
    • H01L28/90H01L28/86
    • A structure and method of forming a capacitor is described. In one embodiment, the capacitor includes a cylindrical first electrode having an inner portion bounded by a bottom surface and an inner sidewall surface, the first electrode further having an outer sidewall, the first electrode being formed from a conductive material. An insulating fill material is disposed within the inner portion of the first electrode. A capacitor dielectric is disposed adjacent at least a portion of the outer sidewall of the first electrode. A second electrode is disposed adjacent the outer sidewall of the first electrode and separated therefrom by the capacitor dielectric. The second electrode is not formed within the inner portion of the first electrode.
    • 描述形成电容器的结构和方法。 在一个实施例中,电容器包括圆柱形第一电极,其具有由底表面和内侧壁表面限定的内部部分,第一电极还具有外侧壁,第一电极由导电材料形成。 绝缘填充材料设置在第一电极的内部部分内。 电容器电介质设置在第一电极的外侧壁的至少一部分附近。 第二电极邻近第一电极的外侧壁设置,并由电容器电介质分离。 第二电极不形成在第一电极的内部。
    • 7. 发明授权
    • Memory circuit with field effect transistor and method for manufacturing a memory circuit with field effect transistor
    • 具有场效应晶体管的存储电路和用场效应晶体管制造存储电路的方法
    • US07952138B2
    • 2011-05-31
    • US11825228
    • 2007-07-05
    • Klaus MuemmlerPeter BaarsStefan Tegen
    • Klaus MuemmlerPeter BaarsStefan Tegen
    • H01L29/76H01L29/94
    • H01L29/66666H01L27/10876H01L27/10894H01L29/7827
    • An integrated circuit includes a field effect transistor formed in an active area segment of a semiconductor substrate. The transistor comprises: a first source/drain contact region including a first vertical extension and a second source/drain contact region including a second vertical extension and a channel region formed around a recessed channel transistor groove, the groove being formed in the active area segment and extending to a groove depth larger than a lower first contact region depth, wherein the second vertical extension of the second source/drain contact region is arranged above the first extension of the first source/drain contact region, and wherein the recessed channel transistor groove is filled with a conductive gate material at a groove depth lower than the first contact region depth.
    • 集成电路包括形成在半导体衬底的有源区段中的场效应晶体管。 晶体管包括:包括第一垂直延伸的第一源极/漏极接触区域和包括第二垂直延伸部的第二源极/漏极接触区域和形成在凹陷沟道晶体管沟槽周围的沟道区域,所述沟槽形成在有源区域段中 并且延伸到大于下部第一接触区域深度的凹槽深度,其中所述第二源极/漏极接触区域的所述第二垂直延伸部布置在所述第一源极/漏极接触区域的所述第一延伸部之上,并且其中所述凹入沟道晶体管沟槽 在低于第一接触区域深度的槽深处填充有导电栅极材料。
    • 10. 发明授权
    • Manufacturing method for an integrated semiconductor structure
    • 集成半导体结构的制造方法
    • US07566611B2
    • 2009-07-28
    • US11443652
    • 2006-05-31
    • Peter BaarsKlaus MuemmlerStefan TegenDaniel KoehlerJoern Regul
    • Peter BaarsKlaus MuemmlerStefan TegenDaniel KoehlerJoern Regul
    • H01L21/8234
    • H01L27/105H01L27/1052H01L27/10861H01L27/10876H01L27/10894H01L27/10897
    • The present invention provides a manufacturing method for an integrated semiconductor structure comprising the steps of providing a semiconductor substrate having a plurality of gate stacks in a memory cell region and at least one gate stack in a peripheral device region; forming caps made of one or more layers of a cap material over said plurality of gate stacks in said memory cell region and over said at least one gate stack in said peripheral device region; depositing a first protective layer made of carbon or made of a carbon containing material over said memory cell region and peripheral device region; forming a mask layer on said first protective layer in said memory cell region; exposing said cap of said at least one gate stack in said peripheral device region by removing said first protective layer in said peripheral device region in an etch step wherein said mask layer acts as a mask in said memory cell region; removing said mask layer and said first protective layer from said memory cell region; forming a first contact hole between two neighboring gate stacks in said memory cell region, said first contact hole exposing a contact area; forming at least one other contact hole in said peripheral device region, said at least one other contact hole exposing another contact area which is located either adjacent to said gate stack or in said gate stack in said peripheral device region; and filling said contact hole and said at least one other contact hole with a respective contact plug.
    • 本发明提供了一种用于集成半导体结构的制造方法,包括以下步骤:在存储单元区域中提供具有多个栅极堆叠的半导体衬底和在外围器件区域中的至少一个栅极堆叠; 在所述存储单元区域中的所述多个栅极堆叠上并在所述外围设备区域中的所述至少一个栅极堆叠上形成由一层或多层盖材料构成的盖; 在所述存储单元区域和外围设备区域上沉积由碳制成的或由含碳材料制成的第一保护层; 在所述存储单元区域中的所述第一保护层上形成掩模层; 通过在蚀刻步骤中去除所述外围设备区域中的所述第一保护层,在所述外围设备区域中暴露所述至少一个栅极堆叠的所述盖,其中所述掩模层用作所述存储单元区域中的掩模; 从所述存储单元区域去除所述掩模层和所述第一保护层; 在所述存储单元区域中的两个相邻栅极堆叠之间形成第一接触孔,所述第一接触孔暴露接触区域; 在所述外围设备区域中形成至少另一个接触孔,所述至少一个其它接触孔暴露位于所述外围设备区域中与所述栅极堆叠相邻或位于所述栅极堆叠中的另一个接触区域; 以及用相应的接触插塞填充所述接触孔和所述至少一个其它接触孔。