会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Hybrid process for forming metal gates of MOS devices
    • 用于形成MOS器件的金属栅极的混合工艺
    • US08536660B2
    • 2013-09-17
    • US12047113
    • 2008-03-12
    • Peng-Fu HsuYong-Tian HouSsu-Yi LiKuo-Tai HuangMong Song Liang
    • Peng-Fu HsuYong-Tian HouSsu-Yi LiKuo-Tai HuangMong Song Liang
    • H01L21/02
    • H01L21/823857H01L21/823842H01L27/092
    • A semiconductor structure includes a first MOS device including a first gate, and a second MOS device including a second gate. The first gate includes a first high-k dielectric over a semiconductor substrate; a second high-k dielectric over the first high-k dielectric; a first metal layer over the second high-k dielectric, wherein the first metal layer dominates a work-function of the first MOS device; and a second metal layer over the first metal layer. The second gate includes a third high-k dielectric over the semiconductor substrate, wherein the first and the third high-k dielectrics are formed of same materials, and have substantially a same thickness; a third metal layer over the third high-k dielectric, wherein the third metal layer and the second metal layer are formed of same materials, and have substantially a same thickness; and a fourth metal layer over the third metal layer.
    • 半导体结构包括包括第一栅极的第一MOS器件和包括第二栅极的第二MOS器件。 第一栅极包括在半导体衬底上的第一高k电介质; 第一高k电介质上的第二高k电介质; 在所述第二高k电介质上的第一金属层,其中所述第一金属层支配所述第一MOS器件的功函数; 以及在所述第一金属层上的第二金属层。 第二栅极包括半导体衬底上的第三高k电介质,其中第一和第三高k电介质由相同的材料形成,并具有基本上相同的厚度; 在所述第三高k电介质上的第三金属层,其中所述第三金属层和所述第二金属层由相同的材料形成,并且具有基本相同的厚度; 以及在第三金属层上的第四金属层。
    • 2. 发明申请
    • Hybrid Process for Forming Metal Gates of MOS Devices
    • MOS器件金属门的混合工艺
    • US20090230479A1
    • 2009-09-17
    • US12047113
    • 2008-03-12
    • Peng-Fu HsuYong-Tian HouSsu-Yi LiKuo-Tai HuangMong Song Liang
    • Peng-Fu HsuYong-Tian HouSsu-Yi LiKuo-Tai HuangMong Song Liang
    • H01L27/092
    • H01L21/823857H01L21/823842H01L27/092
    • A semiconductor structure includes a first MOS device including a first gate, and a second MOS device including a second gate. The first gate includes a first high-k dielectric over a semiconductor substrate; a second high-k dielectric over the first high-k dielectric; a first metal layer over the second high-k dielectric, wherein the first metal layer dominates a work-function of the first MOS device; and a second metal layer over the first metal layer. The second gate includes a third high-k dielectric over the semiconductor substrate, wherein the first and the third high-k dielectrics are formed of same materials, and have substantially a same thickness; a third metal layer over the third high-k dielectric, wherein the third metal layer and the second metal layer are formed of same materials, and have substantially a same thickness; and a fourth metal layer over the third metal layer.
    • 半导体结构包括包括第一栅极的第一MOS器件和包括第二栅极的第二MOS器件。 第一栅极包括在半导体衬底上的第一高k电介质; 第一高k电介质上的第二高k电介质; 在所述第二高k电介质上的第一金属层,其中所述第一金属层支配所述第一MOS器件的功函数; 以及在所述第一金属层上的第二金属层。 第二栅极包括半导体衬底上的第三高k电介质,其中第一和第三高k电介质由相同的材料形成,并具有基本上相同的厚度; 在所述第三高k电介质上的第三金属层,其中所述第三金属层和所述第二金属层由相同的材料形成,并且具有基本相同的厚度; 以及在第三金属层上的第四金属层。
    • 3. 发明授权
    • Method to improve dielectric quality in high-k metal gate technology
    • 提高高k金属栅极技术介质质量的方法
    • US08324090B2
    • 2012-12-04
    • US12338787
    • 2008-12-18
    • Yuri MasuokaPeng-Fu HsuHuan-Tsung HuangKuo-Tai HuangYong-Tian HouCarlos H. Diaz
    • Yuri MasuokaPeng-Fu HsuHuan-Tsung HuangKuo-Tai HuangYong-Tian HouCarlos H. Diaz
    • H01L21/4763H01L25/11H01L29/78
    • H01L29/4925H01L21/28061H01L21/28185H01L21/28194H01L21/823842H01L29/513H01L29/517
    • The present disclosure provides a method of fabricating a semiconductor device. The method includes providing a semiconductor substrate having a first active region and a second active region, providing a semiconductor substrate having a first region and a second region, forming a high-k dielectric layer over the semiconductor substrate, forming a first capping layer and a second capping layer over the high-k dielectric layer, the first capping layer overlying the first region and the second capping layer overlying the second region, forming a layer containing silicon (Si) over the first and second capping layers, forming a metal layer over the layer containing Si, and forming a first gate stack over the first region and a second gate stack over the second active region. The first gate stack includes the high-k dielectric layer, the first capping layer, the layer containing Si, and the metal layer and the second gate stack includes the high-k dielectric layer, the second capping layer, the layer containing Si, and the metal layer.
    • 本公开提供了制造半导体器件的方法。 该方法包括提供具有第一有源区和第二有源区的半导体衬底,提供具有第一区域和第二区域的半导体衬底,在半导体衬底上形成高k电介质层,形成第一覆盖层和 第二覆盖层覆盖在高k电介质层上,覆盖第一区域的第一覆盖层和覆盖第二区域的第二封盖层,在第一和第二覆盖层上形成含有硅(Si)的层,形成金属层 所述层包含Si,并且在所述第一区域上形成第一栅极堆叠,并且在所述第二有源区域上形成第二栅极堆叠。 第一栅极堆叠包括高k电介质层,第一覆盖层,含有Si的层,金属层和第二栅极堆叠包括高k电介质层,第二覆盖层,含有Si的层和 金属层。
    • 5. 发明授权
    • Hybrid process for forming metal gates
    • 用于形成金属门的混合工艺
    • US07812414B2
    • 2010-10-12
    • US11656711
    • 2007-01-23
    • Yong-Tian HouPeng-Fu HsuJin YingKang-Cheng LinKuo-Tai HuangTze-Liang Lee
    • Yong-Tian HouPeng-Fu HsuJin YingKang-Cheng LinKuo-Tai HuangTze-Liang Lee
    • H01L29/78
    • H01L21/823842H01L21/28044H01L21/28088H01L21/823835H01L29/66545H01L29/6656H01L29/7833H01L29/7843
    • A semiconductor structure and methods for forming the same are provided. The semiconductor structure includes a first MOS device of a first conductivity type and a second MOS device of a second conductivity type opposite the first conductivity type. The first MOS device includes a first gate dielectric on a semiconductor substrate; a first metal-containing gate electrode layer over the first gate dielectric; and a silicide layer over the first metal-containing gate electrode layer. The second MOS device includes a second gate dielectric on the semiconductor substrate; a second metal-containing gate electrode layer over the second gate dielectric; and a contact etch stop layer having a portion over the second metal-containing gate electrode layer, wherein a region between the portion of the contact etch stop layer and the second metal-containing gate electrode layer is substantially free from silicon.
    • 提供半导体结构及其形成方法。 半导体结构包括第一导电类型的第一MOS器件和与第一导电类型相反的第二导电类型的第二MOS器件。 第一MOS器件包括在半导体衬底上的第一栅极电介质; 在所述第一栅极电介质上的第一含金属的栅电极层; 以及位于第一含金属栅电极层上的硅化物层。 第二MOS器件包括半导体衬底上的第二栅极电介质; 在所述第二栅极电介质上方的第二含金属的栅电极层; 以及具有位于所述第二含金属栅电极层上的部分的接触蚀刻停止层,其中所述接触蚀刻停止层的所述部分和所述第二含金属栅电极层之间的区域基本上不含硅。
    • 7. 发明申请
    • METHOD TO IMPROVE DIELECTRIC QUALITY IN HIGH-K METAL GATE TECHNOLOGY
    • 在高K金属门技术中提高介电质量的方法
    • US20100052063A1
    • 2010-03-04
    • US12338787
    • 2008-12-18
    • Yuri MasuokaPeng-Fu HsuHuan-Tsung HuangKuo-Tai HuangCarlos H. DiazYong-Tian Hou
    • Yuri MasuokaPeng-Fu HsuHuan-Tsung HuangKuo-Tai HuangCarlos H. DiazYong-Tian Hou
    • H01L25/11H01L21/4763H01L29/78
    • H01L29/4925H01L21/28061H01L21/28185H01L21/28194H01L21/823842H01L29/513H01L29/517
    • The present disclosure provides a method of fabricating a semiconductor device. The method includes providing a semiconductor substrate having a first active region and a second active region, providing a semiconductor substrate having a first region and a second region, forming a high-k dielectric layer over the semiconductor substrate, forming a first capping layer and a second capping layer over the high-k dielectric layer, the first capping layer overlying the first region and the second capping layer overlying the second region, forming a layer containing silicon (Si) over the first and second capping layers, forming a metal layer over the layer containing Si, and forming a first gate stack over the first region and a second gate stack over the second active region. The first gate stack includes the high-k dielectric layer, the first capping layer, the layer containing Si, and the metal layer and the second gate stack includes the high-k dielectric layer, the second capping layer, the layer containing Si, and the metal layer.
    • 本公开提供了制造半导体器件的方法。 该方法包括提供具有第一有源区和第二有源区的半导体衬底,提供具有第一区域和第二区域的半导体衬底,在半导体衬底上形成高k电介质层,形成第一覆盖层和 第二覆盖层覆盖在高k电介质层上,覆盖第一区域的第一覆盖层和覆盖第二区域的第二封盖层,在第一和第二覆盖层上形成含有硅(Si)的层,形成金属层 所述层包含Si,并且在所述第一区域上形成第一栅极堆叠,并且在所述第二有源区域上形成第二栅极堆叠。 第一栅极堆叠包括高k电介质层,第一覆盖层,含有Si的层,金属层和第二栅极堆叠包括高k电介质层,第二覆盖层,含有Si的层和 金属层。