会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Generic high bandwidth adapter providing data communications between
diverse communication networks and computer system
    • 通用高带宽适配器提供不同通信网络和计算机系统之间的数据通信
    • US5634015A
    • 1997-05-27
    • US317894
    • 1994-10-04
    • Paul ChangGary S. DelpHanafy E.-S. MeleisRafael M. MontalvoDavid I. SeidmanAhmed N.-E.-D. TantawyDominick A. Zumbo
    • Paul ChangGary S. DelpHanafy E.-S. MeleisRafael M. MontalvoDavid I. SeidmanAhmed N.-E.-D. TantawyDominick A. Zumbo
    • G06F13/00G06F5/06G06F13/12G06F13/38H04L12/18H04L12/56H04L29/10
    • H04L49/9026G06F13/128G06F13/387G06F5/06H04L49/90H04L49/901H04L49/9021H04L49/9047H04L12/18H04L49/205H04L49/3027H04L49/351
    • A generic high bandwidth adapter providing a unified architecture for data communications between buses, channels, processors, switch fabrics and/or communication networks. Data is carried by data stream packets of variable lengths, and each packet includes a header control information portion required by communication protocols used to mediate the information exchange, and normally a data portion for the data which is to be communicated. A packet memory stores data packets arriving at a plurality of generic adapter input/output ports. The packet memory is segmented into a plurality of buffers, and each data packet is stored in one or more buffers as required by the length thereof. A generic adapter manager is provided for performing and synchronizing generic adapter management functions, including implementing data structures in the packet memory by organizing data packets in buffers, and organizing data packets into queues for processing by the processor subsystem or transfer to or from generic adapter input/output ports. The generic adapter manager prepares future response to anticipated requests for communications services which are functions of the current requests for communication services, such as preparing a response for an anticipated request for a next buffer by a current request for a receipt of data. The generic adapter manager stores the future responses at specified addresses in memory which can be read by a requester. Each generic adapter input/output port has associated therewith a packet memory interface providing for the transfer of data packets into and out of the packet memory, such that when a data packet is received at an input/output port, the data packet is transferred into the adapter packet memory and queued for processing.
    • 通用高带宽适配器,为总线,通道,处理器,交换结构和/或通信网络之间的数据通信提供统一架构。 数据由可变长度的数据流分组携带,每个分组包括用于调停信息交换的通信协议所需的报头控制信息部分,通常是要传送的数据的数据部分。 分组存储器存储到达多个通用适配器输入/输出端口的数据分组。 分组存储器被分割成多个缓冲器,并且每个数据分组根据其长度的要求存储在一个或多个缓冲器中。 提供通用适配器管理器,用于执行和同步通用适配器管理功能,包括通过在缓冲器中组织数据分组来实现分组存储器中的数据结构,以及将数据分组组织成队列以供处理器子系统处理或从通用适配器输入传送 /输出端口。 通用适配器管理器准备对作为通信服务的当前请求的功能的通信服务的预期请求的未来响应,诸如通过当前接收数据的请求准备对下一个缓冲区的预期请求的响应。 通用适配器管理器将将来的响应存储在可由请求者读取的存储器中的指定地址处。 每个通用适配器输入/输出端口具有与其相关联的分组存储器接口,用于将数据分组传入和传出分组存储器,使得当在输入/输出端口处接收到数据分组时,将数据分组转移到 适配器包内存并排队处理。
    • 2. 发明授权
    • Generic high bandwidth adapter having data packet memory configured in
three level hierarchy for temporary storage of variable length data
packets
    • 通用高带宽适配器具有配置在三级层级中的数据分组存储器,用于临时存储可变长度数据分组
    • US5367643A
    • 1994-11-22
    • US651894
    • 1991-02-06
    • Paul ChangGary S. DelpHanafy E. MeleisRafael M. MontalvoDavid I. SeidmanAhmed N. TantawyDominick A. Zumbo
    • Paul ChangGary S. DelpHanafy E. MeleisRafael M. MontalvoDavid I. SeidmanAhmed N. TantawyDominick A. Zumbo
    • G06F13/00G06F5/06G06F13/12G06F13/38H04L12/18H04L12/56H04L29/10
    • H04L49/9026G06F13/128G06F13/387G06F5/06H04L49/90H04L49/901H04L49/9021H04L49/9047H04L12/18H04L49/205H04L49/3027H04L49/351
    • A generic high bandwidth adapter providing a unified architecture for data communications between buses, channels, processors, switch fabrics and/or communication networks. Data is carried by data stream packets of variable lengths, and each packet includes a header control information portion required by communication protocols used to mediate the information exchange, and normally a data portion for the data which is to be communicated. The generic high bandwidth adapter comprises a processor subsystem including a processor for processing the header control information portions of data packets. The processor has access to data packets stored in a packet memory which stores data packets arriving at four generic adapter input/output ports. The packet memory is segmented into a plurality of buffers, and each data packet is stored in one or more buffers as required by the length thereof. A generic adapter manager is provided for performing and synchronizing generic adapter management functions, including implementing data structures in the packet memory by organizing data packets in buffers, and organizing data packets into queues for processing by the processor subsystem or transfer to or from generic adapter input/output ports. Each generic adapter input/output port has associated therewith a packet memory interface providing for the transfer of data packets into and out of the packet memory, such that when a data packet is received at an input/output port, the data packet is transferred into the adapter packet memory and queued for processing.
    • 通用高带宽适配器,为总线,通道,处理器,交换结构和/或通信网络之间的数据通信提供统一架构。 数据由可变长度的数据流分组携带,每个分组包括用于调停信息交换的通信协议所需的报头控制信息部分,通常是要传送的数据的数据部分。 通用高带宽适配器包括处理器子系统,其包括用于处理数据分组的报头控制信息部分的处理器。 处理器可以访问存储在分组存储器中的数据分组,其存储到达四个通用适配器输入/输出端口的数据分组。 分组存储器被分割成多个缓冲器,并且每个数据分组根据其长度的要求存储在一个或多个缓冲器中。 提供通用适配器管理器,用于执行和同步通用适配器管理功能,包括通过在缓冲器中组织数据分组来实现分组存储器中的数据结构,以及将数据分组组织成队列以供处理器子系统处理或从通用适配器输入传送 /输出端口。 每个通用适配器输入/输出端口具有与其相关联的分组存储器接口,用于将数据分组传入和传出分组存储器,使得当在输入/输出端口处接收到数据分组时,将数据分组转移到 适配器包内存并排队处理。
    • 8. 发明申请
    • Gap-Fill Keyhole Repair Using Printable Dielectric Material
    • 使用可印刷介质材料进行缺陷孔眼修复
    • US20130062709A1
    • 2013-03-14
    • US13232293
    • 2011-09-14
    • Paul ChangJosephine B. ChangMichael A. GuillornJeffrey W. Sleight
    • Paul ChangJosephine B. ChangMichael A. GuillornJeffrey W. Sleight
    • H01L29/51H01L21/28
    • H01L29/51H01L21/311H01L21/76825H01L21/76837H01L29/66545
    • Disposable gate structures are formed on a semiconductor substrate. A planarization dielectric layer is deposited over the disposable gate structures and planarized to provide a top surface that is coplanar with top surface of the disposable gate structures. The planarization dielectric layer at this point includes gap-fill keyholes between narrowly spaced disposable gate structures. A printable dielectric layer is deposited over the planarization dielectric layer to fill the gap-fill keyholes. Areas of the printable dielectric layer over the gap-fill keyholes are illuminated with radiation that cross-links cross-linkable bonds in the material of the printable dielectric layer. Non-crosslinked portions of the printable dielectric layer are subsequently removed selective to crosslinked portions of the printable dielectric layer, which fills at least the upper portion of each gate-fill keyhole. The disposable gate structures are removed to form gate cavities. The gate cavities are filled with a gate dielectric and a gate electrode.
    • 在半导体衬底上形成一次性栅极结构。 平坦化电介质层沉积在一次性栅极结构上并且被平坦化以提供与一次性栅极结构的顶表面共面的顶表面。 此时的平坦化电介质层包括狭缝间隔一次性栅极结构之间的间隙填充键孔。 在平坦化介电层上沉积可印刷介电层以填充间隙填充键孔。 在间隙填充键孔上的可印刷电介质层的区域被可印刷介电层的材料中交叉连接的辐射辐射照射。 可打印介电层的非交联部分随后被选择性地移除到可印刷介电层的交联部分,该可印刷电介质层至少填充每个栅极填充孔眼的上部。 去除一次性门结构以形成门腔。 栅极腔填充有栅极电介质和栅电极。