会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 5. 发明授权
    • Master slice LSI and layout method for the same
    • 主片LSI和布局方法相同
    • US06271548B1
    • 2001-08-07
    • US08859108
    • 1997-05-20
    • Yasunobu UmemotoYukinori UchinoToshikazu SeiMuneaki Maeno
    • Yasunobu UmemotoYukinori UchinoToshikazu SeiMuneaki Maeno
    • H01L2710
    • H01L27/11803H01L2924/0002H01L2924/00
    • A master slice layout technology is provided to improve integration density of a semiconductor integrated circuit such as ASIC. In particular, a plurality of gate basic cells are arranged on a semiconductor chip and then a wiring channel grid having non-uniform pitches is defined on the gate basic cells. If a layout of metal wirings is designed along the wiring channel grid, miniaturizable patterns can be set to smaller values while maintaining line widths of predetermined metal wirings such as power supply wirings at preselected values. Since flexibility for the layout of the metal wiring layers is large, miniaturization of the patterns can be attained even if design rules for basic cell process and wiring process are different.
    • 提供了主切片布局技术来提高诸如ASIC之类的半导体集成电路的集成密度。 具体而言,在半导体芯片上配置有多个栅极基体单元,在栅极基体单元上形成具有不均匀间距的布线沟道栅格。 如果沿着布线通道格栅设计金属布线的布局,则可以将小型化图案设置为较小的值,同时保持预定金属布线(例如预选值的电源布线)的线宽。 由于金属布线层的布局的灵活性大,即使基本单元处理和布线处理的设计规则不同,也可以实现图案的小型化。
    • 6. 发明申请
    • Semiconductor integrated circuit device advantageous for microfabrication and manufacturing method for the same
    • 有利于微加工的半导体集成电路器件及其制造方法
    • US20060199325A1
    • 2006-09-07
    • US11365087
    • 2006-02-28
    • Muneaki MaenoToshikazu Sei
    • Muneaki MaenoToshikazu Sei
    • H01L21/8238H01L21/3205
    • H01L27/11807
    • A semiconductor integrated circuit device includes cells, each of the cells including a gate electrode, which is provided on the well, and first diffusion layers of a second conductivity type which are provided in the well such that the first diffusion layers sandwich the gate electrode, the first diffusion layers functioning as sources/drains. The device further includes sub-regions which are arranged in a non-occupied area of the logic circuit structure region, each of the sub-regions including a conductive layer, which is provided on the well and has the same pattern shape as the gate electrode, and second diffusion layers of the first conductivity type, which have the same pattern shape as the first diffusion layers and are disposed spaced apart to sandwich the conductive layer, the second diffusion layers being electrically connected to the well.
    • 半导体集成电路器件包括单元,每个单元包括设置在阱上的栅电极和设置在阱中的第二导电类型的第一扩散层,使得第一扩散层夹着栅电极, 第一扩散层用作源/排水管。 该器件还包括布置在逻辑电路结构区域的非占用区域中的子区域,每个子区域包括导体层,该导电层设置在阱上并具有与栅电极相同的图案形状 以及第一导电类型的第二扩散层,其具有与第一扩散层相同的图案形状并且间隔设置以夹持导电层,第二扩散层电连接到阱。
    • 7. 再颁专利
    • Semiconductor integrated circuit with mixed gate array and standard cell
    • 具有混合门阵列和标准单元的半导体集成电路
    • USRE39469E1
    • 2007-01-16
    • US09963735
    • 2001-09-27
    • Nobuo FudanukiToshikazu Sei
    • Nobuo FudanukiToshikazu Sei
    • H03K19/177
    • H03K19/1735
    • The present invention relates to a semicustom ASIC, in which a plurality of standard cell rows are arranged. The standard cell and basic cells used in a gate array are mixedly mounted on the same chip. Respective cell rows are composed of a plurality of standard cells with an empty space. The basic cells used in the gate array are arranged as dummy cells. They are disposed in wiring channel regions between the plurality of standard cells or empty spaces between the standard cells in a same standard cell row. Only the latter may be used if the channelless type standard cells are employed. A changing request can be satisfied by forming metal wiring layers on the gate array basic cells when there is a necessity of changing circuit design or pattern. Since the circuit can be modified without change of gate polysilicon regions and source/drain regions underlying the metal wiring layers, design and manufacture can be effected in a short period of time.
    • 本发明涉及一种半定制ASIC,其中布置有多个标准单元行。 门阵列中使用的标准单元和基本单元混合安装在同一芯片上。 各个单元行由具有空白空间的多个标准单元组成。 门阵列中使用的基本单元被布置为虚拟单元。 它们被布置在同一标准单元行中的标准单元之间的多个标准单元之间的布线沟道区域或空白空间中。 如果采用无通道型标准电池,则只能使用后者。 当需要改变电路设计或图案时,可以通过在栅极阵列基本单元上形成金属布线层来满足变化的要求。 由于可以在不改变栅极多晶硅区域和金属布线层下面的源极/漏极区域的情况下修改电路,因此可以在短时间内实现设计和制造。
    • 9. 发明授权
    • Semiconductor integrated circuit with a logic circuit including a data holding circuit
    • 具有包括数据保持电路的逻辑电路的半导体集成电路
    • US07759995B2
    • 2010-07-20
    • US12253029
    • 2008-10-16
    • Chihiro IshiiToshikazu Sei
    • Chihiro IshiiToshikazu Sei
    • H03K3/286
    • H03K3/0375H03K3/356156H03K3/356173
    • A semiconductor integrated circuit includes a first data holding section, a first pull-up circuit, a first pull-down circuit, a first feedback circuit, and a second feedback circuit. The first data holding section holds first output data. The first pull-up circuit takes in input data as a pull-up control signal and, when the pull-up control signal takes one value, pulls up the first output data. The first pull-down circuit takes in the input data as a pull-down control signal and, when the pull-down control signal takes the other value, pulls down the first output data. The first feedback circuit feeds back a first feedback signal corresponding to the first output data as the pull-up control signal to the first pull-up circuit. The second feedback circuit feeds back a second feedback signal corresponding to the first output data as the pull-down control signal to the first pull-down circuit.
    • 半导体集成电路包括第一数据保持部,第一上拉电路,第一下拉电路,第一反馈电路和第二反馈电路。 第一数据保持部保存第一输出数据。 第一个上拉电路将输入数据作为上拉控制信号,当上拉控制信号取一个值时,拉起第一个输出数据。 第一个下拉电路将输入数据作为下拉控制信号,当下拉控制信号取另一个值时,拉下第一个输出数据。 第一反馈电路将对应于第一输出数据的第一反馈信号作为上拉控制信号反馈到第一上拉电路。 第二反馈电路将与第一输出数据对应的第二反馈信号作为下拉控制信号反馈到第一下拉电路。