会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Method and apparatus to electrically qualify high speed PCB connectors
    • 电连接高速PCB连接器的方法和装置
    • US07525319B1
    • 2009-04-28
    • US12200208
    • 2008-08-28
    • Rubina Firdaus AhmedMoises CasesBradley Donald HerrmanKent Barclay HowiesonBhyrav Murthy MutnuryPravin PatelPeter Robert Seidel
    • Rubina Firdaus AhmedMoises CasesBradley Donald HerrmanKent Barclay HowiesonBhyrav Murthy MutnuryPravin PatelPeter Robert Seidel
    • G01R31/04G01R31/02G01R31/28
    • G01R31/046
    • A method of electrically qualifying high speed printed circuit board (PCB) connectors includes mounting a PCB connector on a test card, sending bit patterns through a first portion of the test card, evaluating a waveform on a sense signal on a second portion of the test card for the bit patterns launched on said first portion of the test card to measure common mode noise, and comparing the measured common mode noise of the second portion of the test card to a golden standard performed on a pre-qualified connector. The first portion of the test card comprises connectors to inject bit patterns. The second portion of the test card includes a split plane which induces common mode noise on a sense signal, the sense signal, and a termination pack. If the measured common mode noise on the PCB connector is worse than the golden standard, then the PCB connector is disqualified. If the measured common mode noise on the PCB connector is as good as or better than the golden standard, then the PCB connector is qualified. A first section of the PCB connector connects to the first portion of the test card and a second section of the PCB connector connects to the second portion of the test card. Transmission lines in the test card and the sense line are tightly coupled by shortening a distance between the sense line and the transmission lines.
    • 电气限定高速印刷电路板(PCB)连接器的方法包括将PCB连接器安装在测试卡上,通过测试卡的第一部分发送位模式,在测试的第二部分上评估感测信号上的波形 在测试卡的所述第一部分上发射的位模式的卡用于测量共模噪声,以及将测试卡的第二部分的测量的共模噪声与在预先标定的连接器上执行的黄金标准进行比较。 测试卡的第一部分包括用于注入位模式的连接器。 测试卡的第二部分包括在感测信号,感测信号和终端包上引起共模噪声的分离平面。 如果PCB连接器上测得的共模噪声比黄金标准差,则PCB连接器不合格。 如果PCB连接器上测得的共模噪声与黄金标准一样好或更好,则PCB连接器是合格的。 PCB连接器的第一部分连接到测试卡的第一部分,并且PCB连接器的第二部分连接到测试卡的第二部分。 通过缩短感测线和传输线之间的距离,测试卡和感测线中的传输线紧密耦合。
    • 7. 发明申请
    • Multi-memory module circuit topology
    • 多内存模块电路拓扑
    • US20070257699A1
    • 2007-11-08
    • US11407814
    • 2006-04-20
    • Moises CasesDaniel De AraujoErdem MatogluPravin PatelNam Pham
    • Moises CasesDaniel De AraujoErdem MatogluPravin PatelNam Pham
    • H03K17/16
    • G11C5/04G11C5/063
    • A multi-memory module circuit topology is disclosed that includes a memory controller, a plurality of memory modules connected to the memory controller through a memory bus, and a resonator connected to the plurality of memory modules in a starburst topology. A method for reducing impedance discontinuities in a multi-memory module circuit is disclosed that includes providing a plurality of memory modules connected to a memory controller through a memory bus, selecting a starburst topology, and connecting a resonator to the plurality of memory module in dependence upon the selected starburst topology. An additional method for reducing impedance discontinuities in a multi-memory module circuit is disclosed that includes providing by a resonator a predetermined discontinuity reducing impedance at a predetermined location in the multi-memory module circuit between at least two memory modules, the multi-memory module circuit having a plurality of components of logically arranged around the predetermined location.
    • 公开了一种多存储器模块电路拓扑,其包括存储器控制器,通过存储器总线连接到存储器控制器的多个存储器模块,以及以星爆拓扑连接到多个存储器模块的谐振器。 公开了一种用于减少多存储器模块电路中的阻抗不连续性的方法,其包括通过存储器总线提供连接到存储器控制器的多个存储器模块,选择星爆拓扑,并且依次将谐振器连接到多个存储器模块 在选定的星爆拓扑上。 公开了一种用于减少多存储器模块电路中的阻抗不连续性的附加方法,其包括由谐振器在至少两个存储器模块之间的多存储器模块电路中的预定位置处提供预定的不连续性减小阻抗,所述多存储器模块 电路具有围绕预定位置逻辑布置的多个部件。