会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明申请
    • BIT ERROR RATE CHECKER RECEIVING SERIAL DATA SIGNAL FROM AN EYE VIEWER
    • 从眼睛观察器接收串行数据信号的位错误率检查器
    • US20120072785A1
    • 2012-03-22
    • US12884923
    • 2010-09-17
    • Weiqi DingMingde PanPeng LiSergey ShumarayevMasashi Shimanouchi
    • Weiqi DingMingde PanPeng LiSergey ShumarayevMasashi Shimanouchi
    • G06F11/00
    • H04L1/203G01R31/3171
    • An IC that includes an eye viewer and a BER checker coupled to the eye viewer, where the BER checker receives a serial data signal from the eye viewer, is provided. In one implementation, the BER checker receives the serial data signal from the eye viewer without the serial data signal passing through a deserializer. In one implementation, the BER checker compares the serial data signal against a reference data signal to determine the BER for the serial data signal. In one implementation, the IC includes an IC core coupled to the eye viewer and the BER checker, where the BER checker is outside the IC core. In one implementation, the BER checker is a dedicated BER checker. In one implementation, the BER checker includes an exclusive OR gate, a programmable delay circuit coupled to the exclusive OR gate, and an error counter coupled to the exclusive OR gate.
    • 提供了一种IC,其包括耦合到眼睛观察者的眼睛观察器和BER检查器,其中BER检查器从眼睛观察器接收串行数据信号。 在一个实现中,BER检查器从眼睛观察器接收串行数据信号,而不经过串行数据信号通过解串器。 在一个实现中,BER检验器将串行数据信号与参考数据信号进行比较,以确定串行数据信号的BER。 在一个实现中,IC包括耦合到眼睛观察器和BER检查器的IC核心,其中BER检验器在IC核心之外。 在一个实现中,BER检查器是专用的BER检查器。 在一个实现中,BER检查器包括异或门,耦合到异或门的可编程延迟电路和耦合到异或门的错误计数器。
    • 5. 发明授权
    • Bit error rate checker receiving serial data signal from an eye viewer
    • 位错误率检测器从眼睛观察器接收串行数据信号
    • US08433958B2
    • 2013-04-30
    • US12884923
    • 2010-09-17
    • Weiqi DingMingde PanPeng LiSergey ShumarayevMasashi Shimanouchi
    • Weiqi DingMingde PanPeng LiSergey ShumarayevMasashi Shimanouchi
    • G06F11/00
    • H04L1/203G01R31/3171
    • An IC that includes an eye viewer and a BER checker coupled to the eye viewer, where the BER checker receives a serial data signal from the eye viewer, is provided. In one implementation, the BER checker receives the serial data signal from the eye viewer without the serial data signal passing through a deserializer. In one implementation, the BER checker compares the serial data signal against a reference data signal to determine the BER for the serial data signal. In one implementation, the IC includes an IC core coupled to the eye viewer and the BER checker, where the BER checker is outside the IC core. In one implementation, the BER checker is a dedicated BER checker. In one implementation, the BER checker includes an exclusive OR gate, a programmable delay circuit coupled to the exclusive OR gate, and an error counter coupled to the exclusive OR gate.
    • 提供了一种IC,其包括耦合到眼睛观察者的眼睛观察器和BER检查器,其中BER检查器从眼睛观察器接收串行数据信号。 在一个实现中,BER检查器从眼睛观察器接收串行数据信号,而不经过串行数据信号通过解串器。 在一个实现中,BER检验器将串行数据信号与参考数据信号进行比较,以确定串行数据信号的BER。 在一个实现中,IC包括耦合到眼睛观察器和BER检查器的IC核心,其中BER检验器在IC核心之外。 在一个实现中,BER检查器是专用的BER检查器。 在一个实现中,BER检查器包括异或门,耦合到异或门的可编程延迟电路和耦合到异或门的错误计数器。
    • 7. 发明授权
    • On-chip eye viewer architecture for highspeed transceivers
    • 用于高速收发器的片上眼睛查看器架构
    • US08744012B1
    • 2014-06-03
    • US13369108
    • 2012-02-08
    • Weiqi DingMingde PanSergey ShumarayevPeng Li
    • Weiqi DingMingde PanSergey ShumarayevPeng Li
    • H03K9/00
    • H04L1/203G01R31/31711
    • System, methods, and devices for determining an eye diagram of a serial input signal to an integrated circuit without an oscilloscope are provided. For example, one embodiment of an integrated circuit device may be capable of determining an eye diagram associated with a serial input signal either during or after equalization. The device may include an equalizer and eye viewer circuitry configured to select a node of the equalizer for eye monitoring of the input signal, which may be during or after equalization. In one embodiment, the eye viewer circuitry may provide a separate sampler for each respective node, while sharing a control logic and phase interpolator among the samplers. The eye viewer circuitry may determine horizontal and vertical boundaries of the eye diagram associated with the serial input signal, as seen from the selected node of the equalizer.
    • 提供了用于确定没有示波器的集成电路的串行输入信号的眼图的系统,方法和设备。 例如,集成电路器件的一个实施例可能能够在均衡期间或之后确定与串行输入信号相关联的眼图。 该装置可以包括均衡器和眼睛观察器电路,其被配置为选择均衡器的节点,用于在均衡期间或之后的输入信号的眼睛监视。 在一个实施例中,眼睛观察器电路可以为每个相应节点提供单独的采样器,同时在采样器之间共享控制逻辑和相位插值器。 从均衡器的选定节点看,眼睛观察器电路可以确定与串行输入信号相关联的眼图的水平和垂直边界。
    • 9. 发明授权
    • On-chip data signal eye monitoring circuitry and methods
    • 片上数据信号眼监测电路及方法
    • US08111784B1
    • 2012-02-07
    • US12082483
    • 2008-04-11
    • Weiqi DingMingde PanWilson WongSergey ShumarayevPeng Li
    • Weiqi DingMingde PanWilson WongSergey ShumarayevPeng Li
    • H04L25/06
    • H04L25/063
    • Methods and apparatus for gathering information about the eye of a high-speed serial data signal include sampling each bit of a repeating, multi-bit data pattern at several eye slice locations. For any given eye slice location, each bit in the data pattern is compared in voltage to a base line reference signal voltage to establish a reference value for that bit. Then the reference signal voltage is gradually increased while the voltage comparisons are repeated until for some bit a result of the comparing is different than the reference value for that bit. This establishes an upper value for the eye at the eye slice location. The reference signal voltage is then gradually decreased to similarly find a lower value for that eye slice.
    • 用于收集关于高速串行数据信号的眼睛的信息的方法和装置包括在几个眼睛切片位置采样重复的多位数据模式的每一位。 对于任何给定的眼片位置,将数据模式中的每个位在电压中与基线参考信号电压进行比较,以建立该位的参考值。 然后在重复电压比较时,参考信号电压逐渐增加,直到比较结果的一些位与该位的参考值不同。 这在眼部切片位置建立了眼睛的上限值。 然后,参考信号电压逐渐减小,以类似地找到该眼片的较低值。